SlideShare ist ein Scribd-Unternehmen logo
1 von 10
Downloaden Sie, um offline zu lesen
Journal of Information Engineering and Applications                                        www.iiste.org
ISSN 2224-5758 (print) ISSN 2224-896X (online)
Vol 1, No.1, 2011


   Seven Level Modified Cascaded Inverter for Induction Motor
                       Drive Applications
                                                   M.Murugesan
                                 Faculty of Electrical and Electronics Engineering,
                                         V.S.B Engineering College, Karur
                                                Tamil Nadu, India
                                        E-mail: murugesan.kec@gmail.com


                                                   S.Sivaranjani
                                 Faculty of Electrical and Electronics Engineering,
                                         V.S.B Engineering College, Karur
                                                Tamil Nadu, India
                                      E-mail: shivaranjani_s@rediffmail.com


                                                   G.Asokkumar
                                 Faculty of Electrical and Electronics Engineering,
                             Annai Mathammal Sheela Engineering College, Namakkal
                                                Tamil Nadu, India
                                      E-mail: ganeshashokkumar@gmail.com


                                                   R.Sivakumar
                                 Faculty of Electrical and Electronics Engineering,
                                         V.S.B Engineering College, Karur
                                                Tamil Nadu, India
                                           E-mail: odaisiva@gmail.com
Abstract
In this paper, an H-bridge inverter topology with reduced switch count technique is introduced. This technique
reduces the number of controlled switches used in conventional multilevel inverter. To establish a single phase
system, the proposed multilevel inverter requires one H-bridge and a multi conversion cell. A multi conversion
cell consists of three equal voltage sources with three controlled switches and three diodes. In conventional
method, twelve controlled switches are used to obtain seven levels. Due to involvement of twelve switches the
harmonics, switching losses, cost and total harmonic distortion are increased. This proposed topology also
increases the level to seven with only seven controlled switches. It dramatically reduces the complexity of
control circuit, cost, lower order harmonics and thus effectively reduces total harmonic distortion.
Keywords: Cascaded Multilevel Inverter, H-bridge Inverter, Total Harmonic Distortion, Sinusoidal Pulse Width
Modulation, Insulated Gate Bipolar Transistor


1. Introduction
Numerous industrial applications have begun to require higher power apparatus in recent years. Some medium
voltage motor drives and utility applications require medium voltage and MW power level. Therefore high
power and medium voltage inverter has recently become a research focus. As far as conventional two level
inverter is concerned, it exhibits many problems when used in high power applications (Franquelo 2008).
Multilevel inverters have been gained more attention for high power application in recent years which can
operate at high switching frequencies while producing lower order harmonic components. A multilevel inverter


36 | P a g e
www.iiste.org
Journal of Information Engineering and Applications                                           www.iiste.org
ISSN 2224-5758 (print) ISSN 2224-896X (online)
Vol 1, No.1, 2011
not only achieves high power ratings, but also enables the use of renewable energy sources. Renewable energy
sources such as photovoltaic, wind and fuel cells, which can be easily interfaced to a multilevel inverter system
for high power applications (Rodriguez et al. 2002). There are several topologies such as diode clamped
multilevel inverter or neutral point clamped inverter, flying capacitor based multilevel inverter, and cascaded
multilevel inverter (Du et al. 2006). The main disadvantage still exists in diode clamped multilevel inverter
topology, which restricts the use of it to the high power range of operation. Moreover flying capacitor based
multilevel inverter also exhibits a disadvantage including more number of capacitors (Fang Zheng Peng 2001).
The first topology introduced is the series H-bridge design, in which several configurations have been obtained.
This topology consists of series power conversion cells which form cascaded H- bridge multilevel inverter and
power levels will be scaled easily. An apparent disadvantage of this topology is large number of controlled
switches. The proposed topology for multilevel inverter has seven levels associated with a seven number of
power switches. In this proposed topology sinusoidal pulse width modulation technique is used.


2. Cascaded Multilevel Inverter (CMLI)
The general structure of cascaded multilevel inverter for a single phase system is shown in Figure 1. Each
separate voltage source Vdc1, Vdc2, Vdc3 is connected in cascade with other sources via a special H-bridge circuit
associated with it. Each H-bridge circuit consists of four active switching elements that can make the output
voltage either positive or negative polarity; or it can also be simply zero volts which depends on the switching
condition of switches in the circuit. This multilevel inverter topology employs three voltage sources of equal
magnitudes. It is fairly easy to generalize the number of distinct levels (Corzine et al. 2003 and 2004).
The S number of sources or stages and the associated number of output level can be written as follows
         2       1
                                     (1)
For example if S=3, the output wave form has seven levels (±3Vdc, ±2Vdc, ±1Vdc and 0). The voltage on each
stage can be calculated by using the equation,
     1           1, 2, 3 …
                                     (2)
The number of controlled switches used in this topology is expressed as,
             4
                                              (3)
The output voltage of the multilevel inverter is given as,

                                              (4)
Where A1, A2 and A3 are DC voltage sources
The advantages of cascaded multilevel inverter are modularized layout and packaging. This enables the
manufacturing process to be done more quickly and cheaply. The drawback of this topology needs a separate
DC source for each of H-bridge and involves high number of semiconductor switches. Figure 2 shows the
typical output voltage waveform of a seven level cascaded inverter with three separate DC sources.
3. Modified Cascaded Multilevel Inverter (MCMLI)
The general structure of a proposed cascaded multilevel inverter is shown in Figure 3. This inverter consists of a
multi conversion cell and an H bridge. A multi conversion cell consists of three separate voltage sources (Vdc1,
Vdc2, Vdc3), each source connected in cascade with other sources via a circuit consists of one active switching
element and one diode that can make the output voltage source only in positive polarity with several levels.
Only one H-bridge is connected with multi conversion cell to acquire both positive and negative polarity. By
turning on controlled switches S1 (S2 and S3 turn off) the output voltage +1Vdc (first level) is obtained.
Similarly turning on of switches S1, S2 (S3 turn off) +2Vdc (second level) output is produced across the load.
Similarly +3Vdc levels can be achieved by turning on S1, S2, S3 switches as shown in Table 1. The main
advantage of proposed modified cascaded multilevel inverter is seven levels with only use of seven switches.
The S number of DC sources or stages and the associated number output level can be calculated by using the
equation as follows,
         2       1
                                     (5)


37 | P a g e
www.iiste.org
Journal of Information Engineering and Applications                                             www.iiste.org
ISSN 2224-5758 (print) ISSN 2224-896X (online)
Vol 1, No.1, 2011
For an example, if S=3, the output wave form will have seven levels (±3Vdc, ±2Vdc, ±1Vdc and 0). Similarly
voltage on each stage can be calculated by using the equation as given,
     1            1, 2, 3 …
                                             (6)
The number switches used in this topology is given by the equation as follows,
          2        4
                                             (7)
The switching table for modified cascaded multilevel inverter is shown in Table 1. It depicts that for each
voltage level, only one of the switches is in ON condition among the paralleled switches. Multi conversion cell
converts DC voltage into a stepped DC voltage, which is outputted as a stepped or approximately sinusoidal AC
waveform by the H-bridge inverter. In this H-bridge, for positive half cycle, switches Q1 and Q2 will be turned
on, similarly for negative half cycle switches Q3 and Q4 must be in ON condition. Figure 2 shows the typical
output voltage waveform of a proposed cascaded multilevel inverter with three separate DC sources.


4. PWM for Harmonics Reduction
PWM technique is extensively used for eliminating harmful low-order harmonics in inverters. In PWM control,
the inverter switches are turned ON and OFF several times during a half cycle and output voltage is controlled
by varying the pulse width. SPWM techniques are characterized by constant amplitude pulses with different
duty cycle for each period. The width of this pulses are modulated to obtain inverter output voltage control and
to reduce its harmonic content. Sinusoidal pulse width modulation is the mostly used method in motor control
and inverter application (Ismail 2006).In order to verify the ability of the proposed multilevel inverter topology
to synthesize an output voltage with desired amplitude and better harmonic spectrum, programmed SPWM
technique is applied to determine the required switching angles. It has been proved that in order to control the
fundamental output voltage and eliminate ‘n’ harmonics, ‘n+1’ equations are needed. The method of elimination
will be presented for 7-level inverter such that the solution for three angles is achieved. The Fourier series
expansion of output voltage waveform using fundamental frequency switching scheme as follows

                                                                                          (8)

                                                                              Where K is the number of
switching angle required for 7 level inverter. Ideally, for a given fundamental voltage V1, it is required to
determine the switching angles , ,…, so that output voltage Vo( t)=V1sin( t ) and a specific higher
harmonics of Vn(n t) are equal to zero. According to the three phase theory in balanced three phase system
third order harmonic is cancelled. The switching angles can be found by solving the following equations
                                                   cos     cos     cos     $
                                               cos 5       cos 5   cos 5       0
cos 7          cos 7          cos 7            0
                                (9)
                                       ()
Where modulation index, $             *+,-		   									
                                        /
One approach to solve the set of nonlinear transcendental equations (9), is to use an iterative method such as the
Newton-Raphson method (Patel & Hoft 1973). In contrast to iterative methods, the approach here is based on
solving polynomial equations using the theory of resultants which produces all possible solutions (Chiasson et
al. 2003). The transcendental equations characterizing the harmonic content can be converted into polynomial
equations. Then the resultant method is employed to find the solutions when they exist. These sets of solutions
have to be examined for its corresponding total harmonic distortion (THD) in order to select the set which
generate the lowest harmonic distortion (mostly due to the 11th and 13th harmonics). The computed THD in
percent is defined by
                6   6   6     6
              4(5 7(8 7(9 7⋯7();
012%      	             6          	 < 100
                       ()
                         (10)
Transforming the transcendental equations (9) into polynomial equations using the change of variables and the
trigonometric identities


38 | P a g e
www.iiste.org
Journal of Information Engineering and Applications                                                          www.iiste.org
ISSN 2224-5758 (print) ISSN 2224-896X (online)
Vol 1, No.1, 2011
                                     x    cos θ 	, x        cos θ 	, 		x       cos θ 	, x>       cos θ> 	,
     	
x?       cos θ? 	, 		x@   cos θ@	 , 	xA   cos θA
                                  (11)


                                           cos 5θ      	5cosθ B 20cos θ             16	cos ? θ
cos 7θ     	 B7cosθ 56cos θ B 112	cos ? θ                   	64cos A θ
                   (12)
To transfer (9) into the equivalent conditions
                                               p x          x     x        x     Bm     0
                                                        A

                                            p? x       F 5 xG B 20xG             16xG
                                                                                    ?
                                                                                             0
                                                       GH
pA x     ∑A B 7xG 56xG B 112xG 64xG
           GH
                                       ?        A
                                                     0
                   (13)
System (12) is a set of three polynomial equations in three unknowns X1, X2, and X3, where X=( X1, X2, X3,)
and the angles condition must satisfy 0 X1 X2                X3 1. Polynomial systems are also considered to
compute the solutions of the harmonic elimination equations by iterative numerical methods which give only
one solution. In contrast, this system of polynomial equations will be solved using resultant such that all
possible solution of (9) can be found. A systematic procedure to do this is known as elimination theory and uses
the notion of resultants. The details of this procedure can be found in (Chiasson et al. 2004).


5. Simulation Result Analysis
The performance of the proposed modified cascaded multilevel inverter for induction motor drive is verified
through the simulation results. It can be seen from Figure 3 input voltages for each succeeding voltage source is
same. Figure 5 shows the simulation diagram of three phase modified cascaded multilevel inverter for induction
motor drive. From that multilevel inverter seven level can be easily achieved by making the switching pulse
sequences as shown in Figure 6a and Figure 6b. Figure 7a and 7b shows the output voltage waveform of single
phase line to ground and line to line voltages of the proposed inverter. Figure 8a and 8b shows the output
voltage waveform of three phase line to ground and line to line voltages of the proposed inverter. In this phase
voltage is 220V and line voltage is 400V for seven level. Figure 9a and 9b shows the MATLAB simulation
output waveform of speed and torque curve of induction motor. From the speed and torque curves, it is
concreted that rated speed quickly achieved within 0.4 msec and the torque is quickly settled at 0.45 msec.
Figure 10a shows the stator current waveform of induction motor. Therefore the proposed multilevel inverter
can be used for variable speed drive application, which can be obtained by varying the frequency of multilevel
inverter. From the FFT analysis it can be inferred that when the number of levels are increased, the harmonics
and total harmonic distortion is reduced. Figure 10b shows THD value of proposed seven level inverter and it is
11.98%.


6. Comparison Results
Table 2 shows that the modified cascaded multilevel inverter involves only seven switches whereas
conventional inverter comprises twelve switches, but in both cases input voltage at each stage and output level
are same. Therefore the proposed modified cascaded multilevel inverter has less switching losses, simple control
circuit and less complexity than conventional cascaded multilevel inverter.


7. Experimental Verification
Simulation of modified cascaded multilevel inverter output voltage is verified by single phase hardware
prototype. Hardware prototype includes seven switches. Among those, three MOSFETs and three diodes are
made available for a multi conversion cell. This cell consists of three power stages. In each power stage, one
MOSFET (IRF250) and one diode are used as main switches, which are connected in modified configuration.
Each stage is supplied by a symmetrical DC source. A PIC 16F877 microcontroller is used as the main
processor, which provides gate logic signals. According to microcontroller control signal MOSFET gate
terminal is turned on and off. Output of the inverter terminal is connected to R load. The hardware block
diagram and prototype of modified cascaded multilevel inverter for a single leg are shown in Figure 11 and 12.
Hardware result of proposed multilevel inverter is exposed in Figure 13. The resultant voltage of seven level

39 | P a g e
www.iiste.org
Journal of Information Engineering and Applications                                           www.iiste.org
ISSN 2224-5758 (print) ISSN 2224-896X (online)
Vol 1, No.1, 2011
cascaded multilevel inverter is 9 volts, with frequency of 50 Hz.


8. Conclusion
This paper revealed that proposed modified multilevel inverter topology with reduced number of switches can
be implemented for industrial drive applications. This multilevel inverter structure and its basic operations have
been discussed elaborately. A detailed procedure for calculating required voltage level on each stage has been
conversed. As conventional seven level inverter involves twelve switches, it increases switching losses, cost and
circuit complexity The proposed inverter engages only seven switches with three diodes, which reduces
switching losses, cost and circuit complexity. Moreover it effectively diminishes lower order harmonics.
Therefore effective reduction of total harmonics distortion is achieved.


Appendix
Motor Details
Rotor Type: Wound
Power, Voltage and Frequency: 3730 W, 400 V and 50 Hz
Stator Resistance and Inductance: 1.115Ω and 0.005974Ω
Rotor Resistance and Inductance: 1.083Ω and 0.005947Ω


References
Franquelo, L.G., (2008), “The age of multilevel converters arrives”, IEEE Industrial Electronics Magazine,
Vol.2, No.2, 28-39.
Rodriguez, J., Lai, J.S. & Peng, F.Z., (2002) “Multilevel inverters: Survey of topologies, controls, and
applications”, IEEE Trans. Ind .Appl. Vol.49, No.4, 724-738.
Du, Z., Tolbert, L.M., Chiasson, J.N.& Opineci, B., (2006), “A cascaded multilevel inverter using a single dc
power source”, Proc. IEEE APEC, 426-430.
Fang Zheng Peng (2001), “A Generalized Multilevel Inverter Topology with Self Voltage Balancing”, IEEE
Trans. Ind .Appl. Vol.37, No.2.
Corzine, K.A., Wielebski, M.W., Peng, F.Z & Wang, J., (2004), “Control of cascaded multilevel inverters”,
IEEE Trans. Power Electron. Vol.19, No.3, 732-738.
Corzine, K.A., Hardick F.A, & Familiant, Y.L. (2003), “A cascaded multilevel inverter H-Bridge inverter
utilizing capacitor voltage source”, Proceeding of the IASTED International Conference on Power and Energy
Systems, pp.290-295.
Ismail, B., (2006), “Development of a Single Phase SPWM Microcontroller-Based Inverter”, First International
Power and Energy Conference PEC-IEEE, 28-29.
Patel, H.S. & Hoft, R.G., (1973), “Generalized Techniques of Harmonic Elimination and Voltage Control in
Thyristor Inverters: Part I – Harmonic Elimination”, IEEE Trans. Ind.Appl., 3, pp. 310-317.
Chiasson, J.N., Tolbert, L.M., Mckenzie, K.J. & Du Z., (2003), “Control of a Multilevel Converter Using
Resultant Theory”, IEEE Transactions Control System Theory, Vol. 11, No.3, pp. 345-354.
Chiasson, J.N. Tobert, L.M., McKenzie, K.J. & Du, Z., (2004), “A Unified Approach to Solving the Harmonic
Elimination Equations in Multilevel Converters”, IEEE Trans. Power Electron., Vol.19, No.2, pp. 478-490.




40 | P a g e
www.iiste.org
Journal of Information Engineering and Applications                                      www.iiste.org
ISSN 2224-5758 (print) ISSN 2224-896X (online)
Vol 1, No.1, 2011




                            Figure 1. Topology for Cascaded Multilevel Inverter




                    Figure 2. Typical Output Waveform for Cascaded Multilevel Inverter




                       Figure 3. Topology for Modified Cascaded Multilevel Inverter




41 | P a g e
www.iiste.org
Journal of Information Engineering and Applications                                      www.iiste.org
ISSN 2224-5758 (print) ISSN 2224-896X (online)
Vol 1, No.1, 2011




            Figure 4. Typical Output Voltage Waveform of a Modified Cascaded Multilevel Inverter




      Figure 5. Simulation Diagram for Modified Cascaded Multilevel Inverter for Induction Motor Drive




                         (a)                                      (b)
Figure 6. Switching Pulses for (a) Switches S1, S2, S3, S4, S5 and S6 (b) Switches Q1-Q2 and Q3-Q4




42 | P a g e
www.iiste.org
Journal of Information Engineering and Applications                                      www.iiste.org
ISSN 2224-5758 (print) ISSN 2224-896X (online)
Vol 1, No.1, 2011




                        (a)                                         (b)
          Figure 7. Output Voltage Waveform for Single Phase (a) Line to Ground (b) Line to Line




                        (a)                                                  (b)
           Figure 8. Output Voltage Waveform for Three Phase (a) Line to Ground (b) Line to Line




                        (a)


                                (b)
   Figure 9. Modified Cascaded Multilevel Inverter fed Induction Motor (a) Speed Curve (b) Torque Curve




                        (a)
                                (b)
  Figure 10. Modified Cascaded Multilevel Inverter fed Induction Motor (a) Stator Current (b) FFT Analysis


43 | P a g e
www.iiste.org
Journal of Information Engineering and Applications                                        www.iiste.org
ISSN 2224-5758 (print) ISSN 2224-896X (online)
Vol 1, No.1, 2011




                   Figure 11. Block Diagram for Modified Cascaded Multilevel Inverter




                  Figure 12. Experimental Setup of Modified Cascaded Multilevel Inverter




              Figure 13. Hardware Output Waveform for Modified Cascaded Multilevel Inverter
                          Table 1. Basic Operation of Proposed Multilevel Inverter
                       Multi-conversion Cell                   H-Bridge
                                                                                      Voltage
         S. No
                    On switches     Off switches      On switches     Off switches     levels

           1        S1, S2, S3       D1,D2,D3          Q1,Q2            Q3,Q4              +3Vdc
           2        S1, S2, D3       S3, D1,D2         Q1,Q2            Q3,Q4              +2Vdc
           3        S1, D2, D3       S2, S3, D1        Q1,Q2            Q3,Q4              +1Vdc
           4       D1, D2, D3        S1, S2, S3        Q1,Q2            Q3,Q4                 0
           5       S1, D2, D3        S2, S3, D1        Q3,Q4            Q1,Q2               -1Vdc
           6       S1, S2, D3        S3, D1,D2         Q3,Q4            Q1,Q2               -2Vdc
           7       S1, S2, S3        D1,D2,D3          Q3,Q4            Q1,Q2               -3Vdc




44 | P a g e
www.iiste.org
Journal of Information Engineering and Applications                                           www.iiste.org
ISSN 2224-5758 (print) ISSN 2224-896X (online)
Vol 1, No.1, 2011
                    Table 2. Comparison of Cascaded and Modified Cascaded Multilevel Inverter

                               Voltage level        Number of       Number of         Number of switches
     Name of Topology          on each stage (S)    output level    switches used     for 7 level
    Cascaded Multilevel               1Vdc              2S+1              4S                    12
    Inverter
    Modified Cascaded                 1Vdc              2S+1             S+4                    7
    Multilevel Inverter



Biography
                M.Murugesan was born in Anthiyur on December 27, 1986. He is graduated in 2009 from
                Anna University, Chennai. He is post graduated M.E Power Electronics and Drives during 2011
                from Anna University. He is currently working as Assistant professor at V.S.B Engineering
                College. His area of interest involves in Power Electronics, inverter, modeling of induction
                Motor. He is an ISTE life member. He has published more than 10 papers.
                S. Sivaranjani was born in Tamilnadu, India, on March 30, 1980. She received B.E degree from
                Bharathiyar University, in 2001. She also received M.E degree in Power Electronics and drives
                during 2006 from Anna University, Chennai. She is having 9 years of teaching experience.
                Currently she is doing Ph.D. Her current research interests include simulation and digital control
                techniques of AC drives, Inverters topologies and harmonic suppression
                G.Asokkumar was born in Erode on June 11, 1980. He is graduated in 2001 from
                Bharathidhasan University Trichy. He also received M.E degree in Power Electronics and drives
                during 2011 from Anna University, Chennai. His area of interest involves in Power Electronics,
                BLDC Drives, inverter, modeling of induction Motor. He has published more than 8 papers
                .
                    R.Sivakumar was born in Madurai on June 4, 1979. He is graduated in 2000 from
                    M.K.University, Madurai and post graduated in 2011 at Anna University of technology,
                    Trichy. . He is currently working as Assistant professor in the department of EEE at VSB
                    engineering College. Karur from April 2006. His research interest involves in power
                    electronics, inverter and modeling of wind turbine. He is an ISTE life member.




45 | P a g e
www.iiste.org

Weitere ähnliche Inhalte

Was ist angesagt?

Analysis and Simulation of Solar PV Connected with Grid Accomplished with Boo...
Analysis and Simulation of Solar PV Connected with Grid Accomplished with Boo...Analysis and Simulation of Solar PV Connected with Grid Accomplished with Boo...
Analysis and Simulation of Solar PV Connected with Grid Accomplished with Boo...
YogeshIJTSRD
 
A hybrid cascaded multilevel converter for battery 2
A hybrid cascaded multilevel converter for battery 2A hybrid cascaded multilevel converter for battery 2
A hybrid cascaded multilevel converter for battery 2
Ki Tu
 

Was ist angesagt? (18)

Single Phase Matrix Converter for Input Power Factor Improvement
Single Phase Matrix Converter for Input Power Factor ImprovementSingle Phase Matrix Converter for Input Power Factor Improvement
Single Phase Matrix Converter for Input Power Factor Improvement
 
Application of single phase matrix converter topology to an uninterruptible p...
Application of single phase matrix converter topology to an uninterruptible p...Application of single phase matrix converter topology to an uninterruptible p...
Application of single phase matrix converter topology to an uninterruptible p...
 
An Improved Single Phase Transformer less Inverter Topology for Cost Effecti...
An Improved Single Phase Transformer less Inverter Topology  for Cost Effecti...An Improved Single Phase Transformer less Inverter Topology  for Cost Effecti...
An Improved Single Phase Transformer less Inverter Topology for Cost Effecti...
 
Design and Simulation of Efficient DC-DC Converter Topology for a Solar PV Mo...
Design and Simulation of Efficient DC-DC Converter Topology for a Solar PV Mo...Design and Simulation of Efficient DC-DC Converter Topology for a Solar PV Mo...
Design and Simulation of Efficient DC-DC Converter Topology for a Solar PV Mo...
 
Tpel.2005.854020
Tpel.2005.854020Tpel.2005.854020
Tpel.2005.854020
 
NON-ISOLATED SOFT SWITCHING DC-DC CONVERTER AND LOAD AT FULL RANGE OF ZVS
NON-ISOLATED SOFT SWITCHING DC-DC CONVERTER AND LOAD AT FULL RANGE OF ZVS NON-ISOLATED SOFT SWITCHING DC-DC CONVERTER AND LOAD AT FULL RANGE OF ZVS
NON-ISOLATED SOFT SWITCHING DC-DC CONVERTER AND LOAD AT FULL RANGE OF ZVS
 
SRF CONTROLLED DVR FOR COMPENSATION OF BALANCED AND UNBALANCED VOLTAGE DISTUR...
SRF CONTROLLED DVR FOR COMPENSATION OF BALANCED AND UNBALANCED VOLTAGE DISTUR...SRF CONTROLLED DVR FOR COMPENSATION OF BALANCED AND UNBALANCED VOLTAGE DISTUR...
SRF CONTROLLED DVR FOR COMPENSATION OF BALANCED AND UNBALANCED VOLTAGE DISTUR...
 
A1103030111
A1103030111A1103030111
A1103030111
 
Close Loop Control of Induction Motor Using Z-Source Inverter
Close Loop Control of Induction Motor Using Z-Source InverterClose Loop Control of Induction Motor Using Z-Source Inverter
Close Loop Control of Induction Motor Using Z-Source Inverter
 
Analysis and Simulation of Solar PV Connected with Grid Accomplished with Boo...
Analysis and Simulation of Solar PV Connected with Grid Accomplished with Boo...Analysis and Simulation of Solar PV Connected with Grid Accomplished with Boo...
Analysis and Simulation of Solar PV Connected with Grid Accomplished with Boo...
 
Proposed PV Transformer-Less Inverter Topology Technique for Leakage Current ...
Proposed PV Transformer-Less Inverter Topology Technique for Leakage Current ...Proposed PV Transformer-Less Inverter Topology Technique for Leakage Current ...
Proposed PV Transformer-Less Inverter Topology Technique for Leakage Current ...
 
REDUCTION OF HARMONIC DISTORTION IN BLDC DRIVE USING BL-BUCK BOOST CONVERTER ...
REDUCTION OF HARMONIC DISTORTION IN BLDC DRIVE USING BL-BUCK BOOST CONVERTER ...REDUCTION OF HARMONIC DISTORTION IN BLDC DRIVE USING BL-BUCK BOOST CONVERTER ...
REDUCTION OF HARMONIC DISTORTION IN BLDC DRIVE USING BL-BUCK BOOST CONVERTER ...
 
A hybrid cascaded multilevel converter for battery 2
A hybrid cascaded multilevel converter for battery 2A hybrid cascaded multilevel converter for battery 2
A hybrid cascaded multilevel converter for battery 2
 
Push-Pull Converter Fed Three-Phase Inverter for Residential and Motor Load
Push-Pull Converter Fed Three-Phase Inverter for Residential and Motor LoadPush-Pull Converter Fed Three-Phase Inverter for Residential and Motor Load
Push-Pull Converter Fed Three-Phase Inverter for Residential and Motor Load
 
A ZVS Interleaved Boost AC/DC Converter Using Super Capacitor Power for Hybri...
A ZVS Interleaved Boost AC/DC Converter Using Super Capacitor Power for Hybri...A ZVS Interleaved Boost AC/DC Converter Using Super Capacitor Power for Hybri...
A ZVS Interleaved Boost AC/DC Converter Using Super Capacitor Power for Hybri...
 
N01041106112
N01041106112N01041106112
N01041106112
 
Harmonic Analysis of Seven and Nine Level Cascade Multilevel Inverter using M...
Harmonic Analysis of Seven and Nine Level Cascade Multilevel Inverter using M...Harmonic Analysis of Seven and Nine Level Cascade Multilevel Inverter using M...
Harmonic Analysis of Seven and Nine Level Cascade Multilevel Inverter using M...
 
Pi controller based of multi level upqc using dq0 transformation to improve p...
Pi controller based of multi level upqc using dq0 transformation to improve p...Pi controller based of multi level upqc using dq0 transformation to improve p...
Pi controller based of multi level upqc using dq0 transformation to improve p...
 

Ähnlich wie 6.[36 45]seven level modified cascaded inverter for induction motor drive applications

Advanced five level five phase cascaded multilevel inverter with svpwm algorit
Advanced five level   five phase cascaded multilevel inverter with svpwm algoritAdvanced five level   five phase cascaded multilevel inverter with svpwm algorit
Advanced five level five phase cascaded multilevel inverter with svpwm algorit
IAEME Publication
 
Comparative analysis of a cascaded seven level and five level mli based distr...
Comparative analysis of a cascaded seven level and five level mli based distr...Comparative analysis of a cascaded seven level and five level mli based distr...
Comparative analysis of a cascaded seven level and five level mli based distr...
IAEME Publication
 
Comparison of symmetrical and asymmetrical cascaded
Comparison of symmetrical and asymmetrical cascadedComparison of symmetrical and asymmetrical cascaded
Comparison of symmetrical and asymmetrical cascaded
eSAT Publishing House
 
Comparison of symmetrical and asymmetrical cascaded
Comparison of symmetrical and asymmetrical cascadedComparison of symmetrical and asymmetrical cascaded
Comparison of symmetrical and asymmetrical cascaded
eSAT Publishing House
 
Simulation based approach for Fixing Optimum number of Stages for a MMC
Simulation based approach for Fixing Optimum number of Stages for a MMCSimulation based approach for Fixing Optimum number of Stages for a MMC
Simulation based approach for Fixing Optimum number of Stages for a MMC
IJERA Editor
 
Study and Simulation of Seven Level - Ten Switch Inverter Topology
Study and Simulation of Seven Level - Ten Switch Inverter TopologyStudy and Simulation of Seven Level - Ten Switch Inverter Topology
Study and Simulation of Seven Level - Ten Switch Inverter Topology
Mohd Esa
 
Ap2419031907
Ap2419031907Ap2419031907
Ap2419031907
IJMER
 

Ähnlich wie 6.[36 45]seven level modified cascaded inverter for induction motor drive applications (20)

6.[36 45]seven level modified cascaded inverter for induction motor drive app...
6.[36 45]seven level modified cascaded inverter for induction motor drive app...6.[36 45]seven level modified cascaded inverter for induction motor drive app...
6.[36 45]seven level modified cascaded inverter for induction motor drive app...
 
Ii3514551462
Ii3514551462Ii3514551462
Ii3514551462
 
Advanced five level five phase cascaded multilevel inverter with svpwm algorit
Advanced five level   five phase cascaded multilevel inverter with svpwm algoritAdvanced five level   five phase cascaded multilevel inverter with svpwm algorit
Advanced five level five phase cascaded multilevel inverter with svpwm algorit
 
X33128132
X33128132X33128132
X33128132
 
Comparative analysis of a cascaded seven level and five level mli based distr...
Comparative analysis of a cascaded seven level and five level mli based distr...Comparative analysis of a cascaded seven level and five level mli based distr...
Comparative analysis of a cascaded seven level and five level mli based distr...
 
Power Quality Improvement Using Cascaded H-Bridge Multilevel Inverter Based D...
Power Quality Improvement Using Cascaded H-Bridge Multilevel Inverter Based D...Power Quality Improvement Using Cascaded H-Bridge Multilevel Inverter Based D...
Power Quality Improvement Using Cascaded H-Bridge Multilevel Inverter Based D...
 
Eu35845853
Eu35845853Eu35845853
Eu35845853
 
Performance Evaluation of Nine Level Modified CHB Multilevel Inverter for Var...
Performance Evaluation of Nine Level Modified CHB Multilevel Inverter for Var...Performance Evaluation of Nine Level Modified CHB Multilevel Inverter for Var...
Performance Evaluation of Nine Level Modified CHB Multilevel Inverter for Var...
 
Design and Optimum Arrangement Of 3-phase Cascade Multilevel Inverter for Con...
Design and Optimum Arrangement Of 3-phase Cascade Multilevel Inverter for Con...Design and Optimum Arrangement Of 3-phase Cascade Multilevel Inverter for Con...
Design and Optimum Arrangement Of 3-phase Cascade Multilevel Inverter for Con...
 
Comparison of symmetrical and asymmetrical cascaded current source multilevel...
Comparison of symmetrical and asymmetrical cascaded current source multilevel...Comparison of symmetrical and asymmetrical cascaded current source multilevel...
Comparison of symmetrical and asymmetrical cascaded current source multilevel...
 
Comparison of symmetrical and asymmetrical cascaded
Comparison of symmetrical and asymmetrical cascadedComparison of symmetrical and asymmetrical cascaded
Comparison of symmetrical and asymmetrical cascaded
 
Comparison of symmetrical and asymmetrical cascaded
Comparison of symmetrical and asymmetrical cascadedComparison of symmetrical and asymmetrical cascaded
Comparison of symmetrical and asymmetrical cascaded
 
Comparison of symmetrical and asymmetrical cascaded
Comparison of symmetrical and asymmetrical cascadedComparison of symmetrical and asymmetrical cascaded
Comparison of symmetrical and asymmetrical cascaded
 
International Journal of Computational Engineering Research(IJCER)
International Journal of Computational Engineering Research(IJCER)International Journal of Computational Engineering Research(IJCER)
International Journal of Computational Engineering Research(IJCER)
 
Simulation based approach for Fixing Optimum number of Stages for a MMC
Simulation based approach for Fixing Optimum number of Stages for a MMCSimulation based approach for Fixing Optimum number of Stages for a MMC
Simulation based approach for Fixing Optimum number of Stages for a MMC
 
Two-level inverter and three-level neutral point diode clamped inverter for t...
Two-level inverter and three-level neutral point diode clamped inverter for t...Two-level inverter and three-level neutral point diode clamped inverter for t...
Two-level inverter and three-level neutral point diode clamped inverter for t...
 
Study and Simulation of Seven Level - Ten Switch Inverter Topology
Study and Simulation of Seven Level - Ten Switch Inverter TopologyStudy and Simulation of Seven Level - Ten Switch Inverter Topology
Study and Simulation of Seven Level - Ten Switch Inverter Topology
 
Ap2419031907
Ap2419031907Ap2419031907
Ap2419031907
 
HIGH EFFICIENT BRIDGELESS BOOST RECTIFIER FOR LOW VOLTAGE ENERGY HARVESTING A...
HIGH EFFICIENT BRIDGELESS BOOST RECTIFIER FOR LOW VOLTAGE ENERGY HARVESTING A...HIGH EFFICIENT BRIDGELESS BOOST RECTIFIER FOR LOW VOLTAGE ENERGY HARVESTING A...
HIGH EFFICIENT BRIDGELESS BOOST RECTIFIER FOR LOW VOLTAGE ENERGY HARVESTING A...
 
A novel optimization harmonic elimination technique for cascaded multilevel i...
A novel optimization harmonic elimination technique for cascaded multilevel i...A novel optimization harmonic elimination technique for cascaded multilevel i...
A novel optimization harmonic elimination technique for cascaded multilevel i...
 

Mehr von Alexander Decker

Abnormalities of hormones and inflammatory cytokines in women affected with p...
Abnormalities of hormones and inflammatory cytokines in women affected with p...Abnormalities of hormones and inflammatory cytokines in women affected with p...
Abnormalities of hormones and inflammatory cytokines in women affected with p...
Alexander Decker
 
A usability evaluation framework for b2 c e commerce websites
A usability evaluation framework for b2 c e commerce websitesA usability evaluation framework for b2 c e commerce websites
A usability evaluation framework for b2 c e commerce websites
Alexander Decker
 
A universal model for managing the marketing executives in nigerian banks
A universal model for managing the marketing executives in nigerian banksA universal model for managing the marketing executives in nigerian banks
A universal model for managing the marketing executives in nigerian banks
Alexander Decker
 
A unique common fixed point theorems in generalized d
A unique common fixed point theorems in generalized dA unique common fixed point theorems in generalized d
A unique common fixed point theorems in generalized d
Alexander Decker
 
A trends of salmonella and antibiotic resistance
A trends of salmonella and antibiotic resistanceA trends of salmonella and antibiotic resistance
A trends of salmonella and antibiotic resistance
Alexander Decker
 
A transformational generative approach towards understanding al-istifham
A transformational  generative approach towards understanding al-istifhamA transformational  generative approach towards understanding al-istifham
A transformational generative approach towards understanding al-istifham
Alexander Decker
 
A time series analysis of the determinants of savings in namibia
A time series analysis of the determinants of savings in namibiaA time series analysis of the determinants of savings in namibia
A time series analysis of the determinants of savings in namibia
Alexander Decker
 
A therapy for physical and mental fitness of school children
A therapy for physical and mental fitness of school childrenA therapy for physical and mental fitness of school children
A therapy for physical and mental fitness of school children
Alexander Decker
 
A theory of efficiency for managing the marketing executives in nigerian banks
A theory of efficiency for managing the marketing executives in nigerian banksA theory of efficiency for managing the marketing executives in nigerian banks
A theory of efficiency for managing the marketing executives in nigerian banks
Alexander Decker
 
A systematic evaluation of link budget for
A systematic evaluation of link budget forA systematic evaluation of link budget for
A systematic evaluation of link budget for
Alexander Decker
 
A synthetic review of contraceptive supplies in punjab
A synthetic review of contraceptive supplies in punjabA synthetic review of contraceptive supplies in punjab
A synthetic review of contraceptive supplies in punjab
Alexander Decker
 
A synthesis of taylor’s and fayol’s management approaches for managing market...
A synthesis of taylor’s and fayol’s management approaches for managing market...A synthesis of taylor’s and fayol’s management approaches for managing market...
A synthesis of taylor’s and fayol’s management approaches for managing market...
Alexander Decker
 
A survey paper on sequence pattern mining with incremental
A survey paper on sequence pattern mining with incrementalA survey paper on sequence pattern mining with incremental
A survey paper on sequence pattern mining with incremental
Alexander Decker
 
A survey on live virtual machine migrations and its techniques
A survey on live virtual machine migrations and its techniquesA survey on live virtual machine migrations and its techniques
A survey on live virtual machine migrations and its techniques
Alexander Decker
 
A survey on data mining and analysis in hadoop and mongo db
A survey on data mining and analysis in hadoop and mongo dbA survey on data mining and analysis in hadoop and mongo db
A survey on data mining and analysis in hadoop and mongo db
Alexander Decker
 
A survey on challenges to the media cloud
A survey on challenges to the media cloudA survey on challenges to the media cloud
A survey on challenges to the media cloud
Alexander Decker
 
A survey of provenance leveraged
A survey of provenance leveragedA survey of provenance leveraged
A survey of provenance leveraged
Alexander Decker
 
A survey of private equity investments in kenya
A survey of private equity investments in kenyaA survey of private equity investments in kenya
A survey of private equity investments in kenya
Alexander Decker
 
A study to measures the financial health of
A study to measures the financial health ofA study to measures the financial health of
A study to measures the financial health of
Alexander Decker
 

Mehr von Alexander Decker (20)

Abnormalities of hormones and inflammatory cytokines in women affected with p...
Abnormalities of hormones and inflammatory cytokines in women affected with p...Abnormalities of hormones and inflammatory cytokines in women affected with p...
Abnormalities of hormones and inflammatory cytokines in women affected with p...
 
A validation of the adverse childhood experiences scale in
A validation of the adverse childhood experiences scale inA validation of the adverse childhood experiences scale in
A validation of the adverse childhood experiences scale in
 
A usability evaluation framework for b2 c e commerce websites
A usability evaluation framework for b2 c e commerce websitesA usability evaluation framework for b2 c e commerce websites
A usability evaluation framework for b2 c e commerce websites
 
A universal model for managing the marketing executives in nigerian banks
A universal model for managing the marketing executives in nigerian banksA universal model for managing the marketing executives in nigerian banks
A universal model for managing the marketing executives in nigerian banks
 
A unique common fixed point theorems in generalized d
A unique common fixed point theorems in generalized dA unique common fixed point theorems in generalized d
A unique common fixed point theorems in generalized d
 
A trends of salmonella and antibiotic resistance
A trends of salmonella and antibiotic resistanceA trends of salmonella and antibiotic resistance
A trends of salmonella and antibiotic resistance
 
A transformational generative approach towards understanding al-istifham
A transformational  generative approach towards understanding al-istifhamA transformational  generative approach towards understanding al-istifham
A transformational generative approach towards understanding al-istifham
 
A time series analysis of the determinants of savings in namibia
A time series analysis of the determinants of savings in namibiaA time series analysis of the determinants of savings in namibia
A time series analysis of the determinants of savings in namibia
 
A therapy for physical and mental fitness of school children
A therapy for physical and mental fitness of school childrenA therapy for physical and mental fitness of school children
A therapy for physical and mental fitness of school children
 
A theory of efficiency for managing the marketing executives in nigerian banks
A theory of efficiency for managing the marketing executives in nigerian banksA theory of efficiency for managing the marketing executives in nigerian banks
A theory of efficiency for managing the marketing executives in nigerian banks
 
A systematic evaluation of link budget for
A systematic evaluation of link budget forA systematic evaluation of link budget for
A systematic evaluation of link budget for
 
A synthetic review of contraceptive supplies in punjab
A synthetic review of contraceptive supplies in punjabA synthetic review of contraceptive supplies in punjab
A synthetic review of contraceptive supplies in punjab
 
A synthesis of taylor’s and fayol’s management approaches for managing market...
A synthesis of taylor’s and fayol’s management approaches for managing market...A synthesis of taylor’s and fayol’s management approaches for managing market...
A synthesis of taylor’s and fayol’s management approaches for managing market...
 
A survey paper on sequence pattern mining with incremental
A survey paper on sequence pattern mining with incrementalA survey paper on sequence pattern mining with incremental
A survey paper on sequence pattern mining with incremental
 
A survey on live virtual machine migrations and its techniques
A survey on live virtual machine migrations and its techniquesA survey on live virtual machine migrations and its techniques
A survey on live virtual machine migrations and its techniques
 
A survey on data mining and analysis in hadoop and mongo db
A survey on data mining and analysis in hadoop and mongo dbA survey on data mining and analysis in hadoop and mongo db
A survey on data mining and analysis in hadoop and mongo db
 
A survey on challenges to the media cloud
A survey on challenges to the media cloudA survey on challenges to the media cloud
A survey on challenges to the media cloud
 
A survey of provenance leveraged
A survey of provenance leveragedA survey of provenance leveraged
A survey of provenance leveraged
 
A survey of private equity investments in kenya
A survey of private equity investments in kenyaA survey of private equity investments in kenya
A survey of private equity investments in kenya
 
A study to measures the financial health of
A study to measures the financial health ofA study to measures the financial health of
A study to measures the financial health of
 

Kürzlich hochgeladen

Mckinsey foundation level Handbook for Viewing
Mckinsey foundation level Handbook for ViewingMckinsey foundation level Handbook for Viewing
Mckinsey foundation level Handbook for Viewing
Nauman Safdar
 
Jual Obat Aborsi ( Asli No.1 ) 085657271886 Obat Penggugur Kandungan Cytotec
Jual Obat Aborsi ( Asli No.1 ) 085657271886 Obat Penggugur Kandungan CytotecJual Obat Aborsi ( Asli No.1 ) 085657271886 Obat Penggugur Kandungan Cytotec
Jual Obat Aborsi ( Asli No.1 ) 085657271886 Obat Penggugur Kandungan Cytotec
ZurliaSoop
 

Kürzlich hochgeladen (20)

Katrina Personal Brand Project and portfolio 1
Katrina Personal Brand Project and portfolio 1Katrina Personal Brand Project and portfolio 1
Katrina Personal Brand Project and portfolio 1
 
JAJPUR CALL GIRL ❤ 82729*64427❤ CALL GIRLS IN JAJPUR ESCORTS
JAJPUR CALL GIRL ❤ 82729*64427❤ CALL GIRLS IN JAJPUR  ESCORTSJAJPUR CALL GIRL ❤ 82729*64427❤ CALL GIRLS IN JAJPUR  ESCORTS
JAJPUR CALL GIRL ❤ 82729*64427❤ CALL GIRLS IN JAJPUR ESCORTS
 
PARK STREET 💋 Call Girl 9827461493 Call Girls in Escort service book now
PARK STREET 💋 Call Girl 9827461493 Call Girls in  Escort service book nowPARK STREET 💋 Call Girl 9827461493 Call Girls in  Escort service book now
PARK STREET 💋 Call Girl 9827461493 Call Girls in Escort service book now
 
Durg CALL GIRL ❤ 82729*64427❤ CALL GIRLS IN durg ESCORTS
Durg CALL GIRL ❤ 82729*64427❤ CALL GIRLS IN durg ESCORTSDurg CALL GIRL ❤ 82729*64427❤ CALL GIRLS IN durg ESCORTS
Durg CALL GIRL ❤ 82729*64427❤ CALL GIRLS IN durg ESCORTS
 
Berhampur CALL GIRL❤7091819311❤CALL GIRLS IN ESCORT SERVICE WE ARE PROVIDING
Berhampur CALL GIRL❤7091819311❤CALL GIRLS IN ESCORT SERVICE WE ARE PROVIDINGBerhampur CALL GIRL❤7091819311❤CALL GIRLS IN ESCORT SERVICE WE ARE PROVIDING
Berhampur CALL GIRL❤7091819311❤CALL GIRLS IN ESCORT SERVICE WE ARE PROVIDING
 
UAE Bur Dubai Call Girls ☏ 0564401582 Call Girl in Bur Dubai
UAE Bur Dubai Call Girls ☏ 0564401582 Call Girl in Bur DubaiUAE Bur Dubai Call Girls ☏ 0564401582 Call Girl in Bur Dubai
UAE Bur Dubai Call Girls ☏ 0564401582 Call Girl in Bur Dubai
 
Falcon Invoice Discounting: The best investment platform in india for investors
Falcon Invoice Discounting: The best investment platform in india for investorsFalcon Invoice Discounting: The best investment platform in india for investors
Falcon Invoice Discounting: The best investment platform in india for investors
 
Mckinsey foundation level Handbook for Viewing
Mckinsey foundation level Handbook for ViewingMckinsey foundation level Handbook for Viewing
Mckinsey foundation level Handbook for Viewing
 
Getting Real with AI - Columbus DAW - May 2024 - Nick Woo from AlignAI
Getting Real with AI - Columbus DAW - May 2024 - Nick Woo from AlignAIGetting Real with AI - Columbus DAW - May 2024 - Nick Woo from AlignAI
Getting Real with AI - Columbus DAW - May 2024 - Nick Woo from AlignAI
 
Jual Obat Aborsi ( Asli No.1 ) 085657271886 Obat Penggugur Kandungan Cytotec
Jual Obat Aborsi ( Asli No.1 ) 085657271886 Obat Penggugur Kandungan CytotecJual Obat Aborsi ( Asli No.1 ) 085657271886 Obat Penggugur Kandungan Cytotec
Jual Obat Aborsi ( Asli No.1 ) 085657271886 Obat Penggugur Kandungan Cytotec
 
Buy gmail accounts.pdf buy Old Gmail Accounts
Buy gmail accounts.pdf buy Old Gmail AccountsBuy gmail accounts.pdf buy Old Gmail Accounts
Buy gmail accounts.pdf buy Old Gmail Accounts
 
Lundin Gold - Q1 2024 Conference Call Presentation (Revised)
Lundin Gold - Q1 2024 Conference Call Presentation (Revised)Lundin Gold - Q1 2024 Conference Call Presentation (Revised)
Lundin Gold - Q1 2024 Conference Call Presentation (Revised)
 
Lucknow Housewife Escorts by Sexy Bhabhi Service 8250092165
Lucknow Housewife Escorts  by Sexy Bhabhi Service 8250092165Lucknow Housewife Escorts  by Sexy Bhabhi Service 8250092165
Lucknow Housewife Escorts by Sexy Bhabhi Service 8250092165
 
Phases of Negotiation .pptx
 Phases of Negotiation .pptx Phases of Negotiation .pptx
Phases of Negotiation .pptx
 
Berhampur 70918*19311 CALL GIRLS IN ESCORT SERVICE WE ARE PROVIDING
Berhampur 70918*19311 CALL GIRLS IN ESCORT SERVICE WE ARE PROVIDINGBerhampur 70918*19311 CALL GIRLS IN ESCORT SERVICE WE ARE PROVIDING
Berhampur 70918*19311 CALL GIRLS IN ESCORT SERVICE WE ARE PROVIDING
 
SEO Case Study: How I Increased SEO Traffic & Ranking by 50-60% in 6 Months
SEO Case Study: How I Increased SEO Traffic & Ranking by 50-60%  in 6 MonthsSEO Case Study: How I Increased SEO Traffic & Ranking by 50-60%  in 6 Months
SEO Case Study: How I Increased SEO Traffic & Ranking by 50-60% in 6 Months
 
New 2024 Cannabis Edibles Investor Pitch Deck Template
New 2024 Cannabis Edibles Investor Pitch Deck TemplateNew 2024 Cannabis Edibles Investor Pitch Deck Template
New 2024 Cannabis Edibles Investor Pitch Deck Template
 
Dr. Admir Softic_ presentation_Green Club_ENG.pdf
Dr. Admir Softic_ presentation_Green Club_ENG.pdfDr. Admir Softic_ presentation_Green Club_ENG.pdf
Dr. Admir Softic_ presentation_Green Club_ENG.pdf
 
PHX May 2024 Corporate Presentation Final
PHX May 2024 Corporate Presentation FinalPHX May 2024 Corporate Presentation Final
PHX May 2024 Corporate Presentation Final
 
QSM Chap 10 Service Culture in Tourism and Hospitality Industry.pptx
QSM Chap 10 Service Culture in Tourism and Hospitality Industry.pptxQSM Chap 10 Service Culture in Tourism and Hospitality Industry.pptx
QSM Chap 10 Service Culture in Tourism and Hospitality Industry.pptx
 

6.[36 45]seven level modified cascaded inverter for induction motor drive applications

  • 1. Journal of Information Engineering and Applications www.iiste.org ISSN 2224-5758 (print) ISSN 2224-896X (online) Vol 1, No.1, 2011 Seven Level Modified Cascaded Inverter for Induction Motor Drive Applications M.Murugesan Faculty of Electrical and Electronics Engineering, V.S.B Engineering College, Karur Tamil Nadu, India E-mail: murugesan.kec@gmail.com S.Sivaranjani Faculty of Electrical and Electronics Engineering, V.S.B Engineering College, Karur Tamil Nadu, India E-mail: shivaranjani_s@rediffmail.com G.Asokkumar Faculty of Electrical and Electronics Engineering, Annai Mathammal Sheela Engineering College, Namakkal Tamil Nadu, India E-mail: ganeshashokkumar@gmail.com R.Sivakumar Faculty of Electrical and Electronics Engineering, V.S.B Engineering College, Karur Tamil Nadu, India E-mail: odaisiva@gmail.com Abstract In this paper, an H-bridge inverter topology with reduced switch count technique is introduced. This technique reduces the number of controlled switches used in conventional multilevel inverter. To establish a single phase system, the proposed multilevel inverter requires one H-bridge and a multi conversion cell. A multi conversion cell consists of three equal voltage sources with three controlled switches and three diodes. In conventional method, twelve controlled switches are used to obtain seven levels. Due to involvement of twelve switches the harmonics, switching losses, cost and total harmonic distortion are increased. This proposed topology also increases the level to seven with only seven controlled switches. It dramatically reduces the complexity of control circuit, cost, lower order harmonics and thus effectively reduces total harmonic distortion. Keywords: Cascaded Multilevel Inverter, H-bridge Inverter, Total Harmonic Distortion, Sinusoidal Pulse Width Modulation, Insulated Gate Bipolar Transistor 1. Introduction Numerous industrial applications have begun to require higher power apparatus in recent years. Some medium voltage motor drives and utility applications require medium voltage and MW power level. Therefore high power and medium voltage inverter has recently become a research focus. As far as conventional two level inverter is concerned, it exhibits many problems when used in high power applications (Franquelo 2008). Multilevel inverters have been gained more attention for high power application in recent years which can operate at high switching frequencies while producing lower order harmonic components. A multilevel inverter 36 | P a g e www.iiste.org
  • 2. Journal of Information Engineering and Applications www.iiste.org ISSN 2224-5758 (print) ISSN 2224-896X (online) Vol 1, No.1, 2011 not only achieves high power ratings, but also enables the use of renewable energy sources. Renewable energy sources such as photovoltaic, wind and fuel cells, which can be easily interfaced to a multilevel inverter system for high power applications (Rodriguez et al. 2002). There are several topologies such as diode clamped multilevel inverter or neutral point clamped inverter, flying capacitor based multilevel inverter, and cascaded multilevel inverter (Du et al. 2006). The main disadvantage still exists in diode clamped multilevel inverter topology, which restricts the use of it to the high power range of operation. Moreover flying capacitor based multilevel inverter also exhibits a disadvantage including more number of capacitors (Fang Zheng Peng 2001). The first topology introduced is the series H-bridge design, in which several configurations have been obtained. This topology consists of series power conversion cells which form cascaded H- bridge multilevel inverter and power levels will be scaled easily. An apparent disadvantage of this topology is large number of controlled switches. The proposed topology for multilevel inverter has seven levels associated with a seven number of power switches. In this proposed topology sinusoidal pulse width modulation technique is used. 2. Cascaded Multilevel Inverter (CMLI) The general structure of cascaded multilevel inverter for a single phase system is shown in Figure 1. Each separate voltage source Vdc1, Vdc2, Vdc3 is connected in cascade with other sources via a special H-bridge circuit associated with it. Each H-bridge circuit consists of four active switching elements that can make the output voltage either positive or negative polarity; or it can also be simply zero volts which depends on the switching condition of switches in the circuit. This multilevel inverter topology employs three voltage sources of equal magnitudes. It is fairly easy to generalize the number of distinct levels (Corzine et al. 2003 and 2004). The S number of sources or stages and the associated number of output level can be written as follows 2 1 (1) For example if S=3, the output wave form has seven levels (±3Vdc, ±2Vdc, ±1Vdc and 0). The voltage on each stage can be calculated by using the equation, 1 1, 2, 3 … (2) The number of controlled switches used in this topology is expressed as, 4 (3) The output voltage of the multilevel inverter is given as, (4) Where A1, A2 and A3 are DC voltage sources The advantages of cascaded multilevel inverter are modularized layout and packaging. This enables the manufacturing process to be done more quickly and cheaply. The drawback of this topology needs a separate DC source for each of H-bridge and involves high number of semiconductor switches. Figure 2 shows the typical output voltage waveform of a seven level cascaded inverter with three separate DC sources. 3. Modified Cascaded Multilevel Inverter (MCMLI) The general structure of a proposed cascaded multilevel inverter is shown in Figure 3. This inverter consists of a multi conversion cell and an H bridge. A multi conversion cell consists of three separate voltage sources (Vdc1, Vdc2, Vdc3), each source connected in cascade with other sources via a circuit consists of one active switching element and one diode that can make the output voltage source only in positive polarity with several levels. Only one H-bridge is connected with multi conversion cell to acquire both positive and negative polarity. By turning on controlled switches S1 (S2 and S3 turn off) the output voltage +1Vdc (first level) is obtained. Similarly turning on of switches S1, S2 (S3 turn off) +2Vdc (second level) output is produced across the load. Similarly +3Vdc levels can be achieved by turning on S1, S2, S3 switches as shown in Table 1. The main advantage of proposed modified cascaded multilevel inverter is seven levels with only use of seven switches. The S number of DC sources or stages and the associated number output level can be calculated by using the equation as follows, 2 1 (5) 37 | P a g e www.iiste.org
  • 3. Journal of Information Engineering and Applications www.iiste.org ISSN 2224-5758 (print) ISSN 2224-896X (online) Vol 1, No.1, 2011 For an example, if S=3, the output wave form will have seven levels (±3Vdc, ±2Vdc, ±1Vdc and 0). Similarly voltage on each stage can be calculated by using the equation as given, 1 1, 2, 3 … (6) The number switches used in this topology is given by the equation as follows, 2 4 (7) The switching table for modified cascaded multilevel inverter is shown in Table 1. It depicts that for each voltage level, only one of the switches is in ON condition among the paralleled switches. Multi conversion cell converts DC voltage into a stepped DC voltage, which is outputted as a stepped or approximately sinusoidal AC waveform by the H-bridge inverter. In this H-bridge, for positive half cycle, switches Q1 and Q2 will be turned on, similarly for negative half cycle switches Q3 and Q4 must be in ON condition. Figure 2 shows the typical output voltage waveform of a proposed cascaded multilevel inverter with three separate DC sources. 4. PWM for Harmonics Reduction PWM technique is extensively used for eliminating harmful low-order harmonics in inverters. In PWM control, the inverter switches are turned ON and OFF several times during a half cycle and output voltage is controlled by varying the pulse width. SPWM techniques are characterized by constant amplitude pulses with different duty cycle for each period. The width of this pulses are modulated to obtain inverter output voltage control and to reduce its harmonic content. Sinusoidal pulse width modulation is the mostly used method in motor control and inverter application (Ismail 2006).In order to verify the ability of the proposed multilevel inverter topology to synthesize an output voltage with desired amplitude and better harmonic spectrum, programmed SPWM technique is applied to determine the required switching angles. It has been proved that in order to control the fundamental output voltage and eliminate ‘n’ harmonics, ‘n+1’ equations are needed. The method of elimination will be presented for 7-level inverter such that the solution for three angles is achieved. The Fourier series expansion of output voltage waveform using fundamental frequency switching scheme as follows (8) Where K is the number of switching angle required for 7 level inverter. Ideally, for a given fundamental voltage V1, it is required to determine the switching angles , ,…, so that output voltage Vo( t)=V1sin( t ) and a specific higher harmonics of Vn(n t) are equal to zero. According to the three phase theory in balanced three phase system third order harmonic is cancelled. The switching angles can be found by solving the following equations cos cos cos $ cos 5 cos 5 cos 5 0 cos 7 cos 7 cos 7 0 (9) () Where modulation index, $ *+,- / One approach to solve the set of nonlinear transcendental equations (9), is to use an iterative method such as the Newton-Raphson method (Patel & Hoft 1973). In contrast to iterative methods, the approach here is based on solving polynomial equations using the theory of resultants which produces all possible solutions (Chiasson et al. 2003). The transcendental equations characterizing the harmonic content can be converted into polynomial equations. Then the resultant method is employed to find the solutions when they exist. These sets of solutions have to be examined for its corresponding total harmonic distortion (THD) in order to select the set which generate the lowest harmonic distortion (mostly due to the 11th and 13th harmonics). The computed THD in percent is defined by 6 6 6 6 4(5 7(8 7(9 7⋯7(); 012% 6 < 100 () (10) Transforming the transcendental equations (9) into polynomial equations using the change of variables and the trigonometric identities 38 | P a g e www.iiste.org
  • 4. Journal of Information Engineering and Applications www.iiste.org ISSN 2224-5758 (print) ISSN 2224-896X (online) Vol 1, No.1, 2011 x cos θ , x cos θ , x cos θ , x> cos θ> , x? cos θ? , x@ cos θ@ , xA cos θA (11) cos 5θ 5cosθ B 20cos θ 16 cos ? θ cos 7θ B7cosθ 56cos θ B 112 cos ? θ 64cos A θ (12) To transfer (9) into the equivalent conditions p x x x x Bm 0 A p? x F 5 xG B 20xG 16xG ? 0 GH pA x ∑A B 7xG 56xG B 112xG 64xG GH ? A 0 (13) System (12) is a set of three polynomial equations in three unknowns X1, X2, and X3, where X=( X1, X2, X3,) and the angles condition must satisfy 0 X1 X2 X3 1. Polynomial systems are also considered to compute the solutions of the harmonic elimination equations by iterative numerical methods which give only one solution. In contrast, this system of polynomial equations will be solved using resultant such that all possible solution of (9) can be found. A systematic procedure to do this is known as elimination theory and uses the notion of resultants. The details of this procedure can be found in (Chiasson et al. 2004). 5. Simulation Result Analysis The performance of the proposed modified cascaded multilevel inverter for induction motor drive is verified through the simulation results. It can be seen from Figure 3 input voltages for each succeeding voltage source is same. Figure 5 shows the simulation diagram of three phase modified cascaded multilevel inverter for induction motor drive. From that multilevel inverter seven level can be easily achieved by making the switching pulse sequences as shown in Figure 6a and Figure 6b. Figure 7a and 7b shows the output voltage waveform of single phase line to ground and line to line voltages of the proposed inverter. Figure 8a and 8b shows the output voltage waveform of three phase line to ground and line to line voltages of the proposed inverter. In this phase voltage is 220V and line voltage is 400V for seven level. Figure 9a and 9b shows the MATLAB simulation output waveform of speed and torque curve of induction motor. From the speed and torque curves, it is concreted that rated speed quickly achieved within 0.4 msec and the torque is quickly settled at 0.45 msec. Figure 10a shows the stator current waveform of induction motor. Therefore the proposed multilevel inverter can be used for variable speed drive application, which can be obtained by varying the frequency of multilevel inverter. From the FFT analysis it can be inferred that when the number of levels are increased, the harmonics and total harmonic distortion is reduced. Figure 10b shows THD value of proposed seven level inverter and it is 11.98%. 6. Comparison Results Table 2 shows that the modified cascaded multilevel inverter involves only seven switches whereas conventional inverter comprises twelve switches, but in both cases input voltage at each stage and output level are same. Therefore the proposed modified cascaded multilevel inverter has less switching losses, simple control circuit and less complexity than conventional cascaded multilevel inverter. 7. Experimental Verification Simulation of modified cascaded multilevel inverter output voltage is verified by single phase hardware prototype. Hardware prototype includes seven switches. Among those, three MOSFETs and three diodes are made available for a multi conversion cell. This cell consists of three power stages. In each power stage, one MOSFET (IRF250) and one diode are used as main switches, which are connected in modified configuration. Each stage is supplied by a symmetrical DC source. A PIC 16F877 microcontroller is used as the main processor, which provides gate logic signals. According to microcontroller control signal MOSFET gate terminal is turned on and off. Output of the inverter terminal is connected to R load. The hardware block diagram and prototype of modified cascaded multilevel inverter for a single leg are shown in Figure 11 and 12. Hardware result of proposed multilevel inverter is exposed in Figure 13. The resultant voltage of seven level 39 | P a g e www.iiste.org
  • 5. Journal of Information Engineering and Applications www.iiste.org ISSN 2224-5758 (print) ISSN 2224-896X (online) Vol 1, No.1, 2011 cascaded multilevel inverter is 9 volts, with frequency of 50 Hz. 8. Conclusion This paper revealed that proposed modified multilevel inverter topology with reduced number of switches can be implemented for industrial drive applications. This multilevel inverter structure and its basic operations have been discussed elaborately. A detailed procedure for calculating required voltage level on each stage has been conversed. As conventional seven level inverter involves twelve switches, it increases switching losses, cost and circuit complexity The proposed inverter engages only seven switches with three diodes, which reduces switching losses, cost and circuit complexity. Moreover it effectively diminishes lower order harmonics. Therefore effective reduction of total harmonics distortion is achieved. Appendix Motor Details Rotor Type: Wound Power, Voltage and Frequency: 3730 W, 400 V and 50 Hz Stator Resistance and Inductance: 1.115Ω and 0.005974Ω Rotor Resistance and Inductance: 1.083Ω and 0.005947Ω References Franquelo, L.G., (2008), “The age of multilevel converters arrives”, IEEE Industrial Electronics Magazine, Vol.2, No.2, 28-39. Rodriguez, J., Lai, J.S. & Peng, F.Z., (2002) “Multilevel inverters: Survey of topologies, controls, and applications”, IEEE Trans. Ind .Appl. Vol.49, No.4, 724-738. Du, Z., Tolbert, L.M., Chiasson, J.N.& Opineci, B., (2006), “A cascaded multilevel inverter using a single dc power source”, Proc. IEEE APEC, 426-430. Fang Zheng Peng (2001), “A Generalized Multilevel Inverter Topology with Self Voltage Balancing”, IEEE Trans. Ind .Appl. Vol.37, No.2. Corzine, K.A., Wielebski, M.W., Peng, F.Z & Wang, J., (2004), “Control of cascaded multilevel inverters”, IEEE Trans. Power Electron. Vol.19, No.3, 732-738. Corzine, K.A., Hardick F.A, & Familiant, Y.L. (2003), “A cascaded multilevel inverter H-Bridge inverter utilizing capacitor voltage source”, Proceeding of the IASTED International Conference on Power and Energy Systems, pp.290-295. Ismail, B., (2006), “Development of a Single Phase SPWM Microcontroller-Based Inverter”, First International Power and Energy Conference PEC-IEEE, 28-29. Patel, H.S. & Hoft, R.G., (1973), “Generalized Techniques of Harmonic Elimination and Voltage Control in Thyristor Inverters: Part I – Harmonic Elimination”, IEEE Trans. Ind.Appl., 3, pp. 310-317. Chiasson, J.N., Tolbert, L.M., Mckenzie, K.J. & Du Z., (2003), “Control of a Multilevel Converter Using Resultant Theory”, IEEE Transactions Control System Theory, Vol. 11, No.3, pp. 345-354. Chiasson, J.N. Tobert, L.M., McKenzie, K.J. & Du, Z., (2004), “A Unified Approach to Solving the Harmonic Elimination Equations in Multilevel Converters”, IEEE Trans. Power Electron., Vol.19, No.2, pp. 478-490. 40 | P a g e www.iiste.org
  • 6. Journal of Information Engineering and Applications www.iiste.org ISSN 2224-5758 (print) ISSN 2224-896X (online) Vol 1, No.1, 2011 Figure 1. Topology for Cascaded Multilevel Inverter Figure 2. Typical Output Waveform for Cascaded Multilevel Inverter Figure 3. Topology for Modified Cascaded Multilevel Inverter 41 | P a g e www.iiste.org
  • 7. Journal of Information Engineering and Applications www.iiste.org ISSN 2224-5758 (print) ISSN 2224-896X (online) Vol 1, No.1, 2011 Figure 4. Typical Output Voltage Waveform of a Modified Cascaded Multilevel Inverter Figure 5. Simulation Diagram for Modified Cascaded Multilevel Inverter for Induction Motor Drive (a) (b) Figure 6. Switching Pulses for (a) Switches S1, S2, S3, S4, S5 and S6 (b) Switches Q1-Q2 and Q3-Q4 42 | P a g e www.iiste.org
  • 8. Journal of Information Engineering and Applications www.iiste.org ISSN 2224-5758 (print) ISSN 2224-896X (online) Vol 1, No.1, 2011 (a) (b) Figure 7. Output Voltage Waveform for Single Phase (a) Line to Ground (b) Line to Line (a) (b) Figure 8. Output Voltage Waveform for Three Phase (a) Line to Ground (b) Line to Line (a) (b) Figure 9. Modified Cascaded Multilevel Inverter fed Induction Motor (a) Speed Curve (b) Torque Curve (a) (b) Figure 10. Modified Cascaded Multilevel Inverter fed Induction Motor (a) Stator Current (b) FFT Analysis 43 | P a g e www.iiste.org
  • 9. Journal of Information Engineering and Applications www.iiste.org ISSN 2224-5758 (print) ISSN 2224-896X (online) Vol 1, No.1, 2011 Figure 11. Block Diagram for Modified Cascaded Multilevel Inverter Figure 12. Experimental Setup of Modified Cascaded Multilevel Inverter Figure 13. Hardware Output Waveform for Modified Cascaded Multilevel Inverter Table 1. Basic Operation of Proposed Multilevel Inverter Multi-conversion Cell H-Bridge Voltage S. No On switches Off switches On switches Off switches levels 1 S1, S2, S3 D1,D2,D3 Q1,Q2 Q3,Q4 +3Vdc 2 S1, S2, D3 S3, D1,D2 Q1,Q2 Q3,Q4 +2Vdc 3 S1, D2, D3 S2, S3, D1 Q1,Q2 Q3,Q4 +1Vdc 4 D1, D2, D3 S1, S2, S3 Q1,Q2 Q3,Q4 0 5 S1, D2, D3 S2, S3, D1 Q3,Q4 Q1,Q2 -1Vdc 6 S1, S2, D3 S3, D1,D2 Q3,Q4 Q1,Q2 -2Vdc 7 S1, S2, S3 D1,D2,D3 Q3,Q4 Q1,Q2 -3Vdc 44 | P a g e www.iiste.org
  • 10. Journal of Information Engineering and Applications www.iiste.org ISSN 2224-5758 (print) ISSN 2224-896X (online) Vol 1, No.1, 2011 Table 2. Comparison of Cascaded and Modified Cascaded Multilevel Inverter Voltage level Number of Number of Number of switches Name of Topology on each stage (S) output level switches used for 7 level Cascaded Multilevel 1Vdc 2S+1 4S 12 Inverter Modified Cascaded 1Vdc 2S+1 S+4 7 Multilevel Inverter Biography M.Murugesan was born in Anthiyur on December 27, 1986. He is graduated in 2009 from Anna University, Chennai. He is post graduated M.E Power Electronics and Drives during 2011 from Anna University. He is currently working as Assistant professor at V.S.B Engineering College. His area of interest involves in Power Electronics, inverter, modeling of induction Motor. He is an ISTE life member. He has published more than 10 papers. S. Sivaranjani was born in Tamilnadu, India, on March 30, 1980. She received B.E degree from Bharathiyar University, in 2001. She also received M.E degree in Power Electronics and drives during 2006 from Anna University, Chennai. She is having 9 years of teaching experience. Currently she is doing Ph.D. Her current research interests include simulation and digital control techniques of AC drives, Inverters topologies and harmonic suppression G.Asokkumar was born in Erode on June 11, 1980. He is graduated in 2001 from Bharathidhasan University Trichy. He also received M.E degree in Power Electronics and drives during 2011 from Anna University, Chennai. His area of interest involves in Power Electronics, BLDC Drives, inverter, modeling of induction Motor. He has published more than 8 papers . R.Sivakumar was born in Madurai on June 4, 1979. He is graduated in 2000 from M.K.University, Madurai and post graduated in 2011 at Anna University of technology, Trichy. . He is currently working as Assistant professor in the department of EEE at VSB engineering College. Karur from April 2006. His research interest involves in power electronics, inverter and modeling of wind turbine. He is an ISTE life member. 45 | P a g e www.iiste.org