SlideShare ist ein Scribd-Unternehmen logo
1 von 42
Downloaden Sie, um offline zu lesen
By Piero Belforte, July 2010
Preface
In the early 70s CSELT Labs (Turin,Italy) developed the
  first digital switches deployed in the Italian network.

The Switching Techniques lab, headed by Piero Belforte,
 had the mission of developing a modular technology
 for fast prototyping of high-speed digital systems

A CAD methodology for prediction of high-speed
  interconnects behavior was strongly needed…
The environment (1)
 IBM’s ASTAP circuit simulation program was only
 available on mainframe computers.

 ASTAP was very slow and inaccurate dealing with
 trasmission line and propagation effects.

 Accurate models of ICs I/O ports were not available.
The environment (2)
 The expression “Signal Integrity” didn’t exist.


 The IBIS models of Ics were not yet invented.


 The S-parameter concept was only used in the
  Microwave field in the frequency domain.

 The Eye-Diagram representation of digital signals was
  only used in the Transmission System domain.
The environment (3)
 HP launches the first desktop calculators (9800
 series).

 Tek 7S12 TDR unit has already a 25 ps risetime
 capability.

 HP introduces the HPIB instrumentation control bus.

 DSP techniques were already known but never
  applied to circuit simulation.
Hp 9800 Series technology
http://www.hpmuseum.org/tech98xx.htm
 8MHz 16-bit processor.
 Microcode stored in bipolar ROM (7 ICs were used to
    supply 256 28 bit words.)
   Firmware stored in 4K bit ROM chips organized as 512 8 bit
    words.
   Intel 1103 1K bit PMOS dynamic RAM ICs.
   16-character LED display
   Philips cassette magnetic-tape cartridge drive
   HPL algebraic programming language
   HPIB bus card for instrument control
The TEK 7S12 TDR/Sampler Unit
(25ps rise time)
THE WINNING IDEAS
 1) Apply DSP (Digital Signal Processing) techniques
    to circuit simulation.
 2) Use Wave variables instead of classical voltage and currents to
   model propagation effects.
 3) Use TDR as Time-domain S-parameter extractor from actual
   devices .
 4) Integrate Modelling & Simulation Environments using a
   Desktop calculator for both controlling instruments and runnig
   simulations.
5) Extensive use of PRBS sequences as stimulus and EYE-
   DIAGRAMS to evaluate signal prameters ( eye opening, jitter,
   Noise margins).
Piero (left) and his colleague Giancarlo (right) with the HP9821
desktop calculator used for the first versions of the simulator
(circa 1974)
Published paper showing the Digital Wave DSP algorithms used
for modelling and simulation of high-speed interconnects
Cellular topology (N transmission-line cells)
interconnection structure modelled by the DWN
program
Digital Network model of the cellular
interconnection structure
DWN Simulation Program features
The whole DWN algorithm for the modular structure
required about 250 lines of HPL code and was written by
Ugo Colonnelli.

 The output waveforms were plotted on a HP 9862A plotter
 driven by the calculator.

The accuracy and speed performance was much better than
IBM’s ASTAP circuit analysis program running on a
mainframe computer .
Layout of a microstrip test circuit used for
validation of simulator’s results (TDR response)
Plot of simulated (s) and measured (m) one-port TDR
                                  )
responses of the test circuit (1975
Simulation (s) vs measure (m) of a 220 Mbit/s
MECL III pcb interconnect (1975) using a PRBS
stimulus
ECL multi-drop backplane bus
Simulated and measured Eye-diagrams of the multi-
drop bus carrying a 100Mbit/s PRBS stream (1975)
Early HPIB automatic bench for modelling active and
passive device based on Tek 7S12 TDR (1974)
Automatic I/O model extraction from biased
TDR measures (S-parameters) of IC ports
THICK-FILM HIGH-SPEED HYBRID CIRCUIT
Thin-film hybrid clock driver designed
for 500Mhz clock distribution
MEASUREMENT SETUPS FOR TDR I/O
CHARACTERIZATIONS OF HYBRID CLOCK DRIVERS
BIASED TDR INPUT RESPONSES
BIASED TDR OUTPUT RESPONSES
TEST BOARD FOR TDR CHARACTERIZATION
DWN simulations of 250Mhz clock waveforms of
the hybrid clock driver at various fan outs
250 Mbit/s module designed using the
DWN methodology (1974)
Backplane twisted pair interconnects
among high-speed modules
COLLECTION of hybrid circuits designed and
characterized using DWN (1973-1975)
Interconnect optimization for a high-speed (.5 Gbps)
MCM using simulated eye diagrams (1975)
.5 Gbps MCM module fully designed by means of DWN
modelling and simulations (1975)
Low-cost high-speed module for fast prototyping of digital
systems fully optimized by DWN (1978)
EYE-DIAGRAM PARAMETERS FOR
INTERCONNECT PARAMETERS EVALUATION
TDR Characterization of the connector
TLM model of the connector (DWN
simulation)
SETTING OF INTER-MODULE BACKPLANE
INTERCONNECT RULES BY SIMULATION
INTER-MODULE CLOCK INTERCONNECT PARAMETERS VS
FREQUENCY (From DWN SIMs)
High-speed prototype of a digital
switch built up using .5Gps modules
TEST SETUP OF A HIGH-SPEED DIGITAL
SUBSYSTEM PROTOTYPE
WEB LINKS (1)
 http://it.linkedin.com/in/pierobelforte
 http://www.slideshare.net/pierobelforte
 http://sites.google.com/site/pierobelforte/Home/pier
  o-s-papers-1
 http://www.linkedin.com/groups?mostPopular=&gid=
  2673743
 http://docs.google.com/viewer?a=v&pid=sites&srcid=
  ZGVmYXVsdGRvbWFpbnxwaWVyb2JlbGZvcnRlZG9jf
  Gd4OjMwNzY5MjUzZjM1ZTJjNzQ
WEB LINKS (2)
 http://www.hp9825.com/html/hpib1.html


 http://www.hp9825.com/html/hp_9810_20_30.html


 http://www.hpmuseum.org/hp9820.htm

Weitere ähnliche Inhalte

Was ist angesagt?

implementation and design of 32-bit adder
implementation and design of 32-bit adderimplementation and design of 32-bit adder
implementation and design of 32-bit adderveereshwararao
 
20200509 sid china digital optics and digital modulation_v5.0
20200509 sid china digital optics and digital modulation_v5.020200509 sid china digital optics and digital modulation_v5.0
20200509 sid china digital optics and digital modulation_v5.0Chun-Wei Tsai
 
Analog to digital converter (ACD)
Analog to digital converter (ACD)Analog to digital converter (ACD)
Analog to digital converter (ACD)Luckysaw
 
vlsi projects using verilog code 2014-2015
vlsi projects using verilog code 2014-2015vlsi projects using verilog code 2014-2015
vlsi projects using verilog code 2014-2015E2MATRIX
 
Digital filter design using VHDL
Digital filter design using VHDLDigital filter design using VHDL
Digital filter design using VHDLArko Das
 
DESIGN AND IMPLEMENTATION OF LOW POWER ALU USING CLOCK GATING AND CARRY SELEC...
DESIGN AND IMPLEMENTATION OF LOW POWER ALU USING CLOCK GATING AND CARRY SELEC...DESIGN AND IMPLEMENTATION OF LOW POWER ALU USING CLOCK GATING AND CARRY SELEC...
DESIGN AND IMPLEMENTATION OF LOW POWER ALU USING CLOCK GATING AND CARRY SELEC...IAEME Publication
 
VLSI subsystem design processes and illustration
VLSI subsystem design processes and illustrationVLSI subsystem design processes and illustration
VLSI subsystem design processes and illustrationVishal kakade
 
DESIGN AND IMPLEMENTATION OF 64-BIT ARITHMETIC LOGIC UNIT ON FPGA USING VHDL
DESIGN AND IMPLEMENTATION OF 64-BIT ARITHMETIC LOGIC UNIT ON FPGA USING VHDLDESIGN AND IMPLEMENTATION OF 64-BIT ARITHMETIC LOGIC UNIT ON FPGA USING VHDL
DESIGN AND IMPLEMENTATION OF 64-BIT ARITHMETIC LOGIC UNIT ON FPGA USING VHDLsateeshkourav
 
Reconfigurable Computing
Reconfigurable ComputingReconfigurable Computing
Reconfigurable Computingppd1961
 
Localization using filtered dgps
Localization using filtered dgpsLocalization using filtered dgps
Localization using filtered dgpseSAT Journals
 
An Optimized Implementation Of 64-Bit MAC Unit For DSP Applications Using SPST
An Optimized Implementation Of 64-Bit MAC Unit For DSP Applications Using SPSTAn Optimized Implementation Of 64-Bit MAC Unit For DSP Applications Using SPST
An Optimized Implementation Of 64-Bit MAC Unit For DSP Applications Using SPSTPatnam Shruthi
 
Applications of VILLASframework
Applications of VILLASframeworkApplications of VILLASframework
Applications of VILLASframeworkSteffen Vogel
 
Resume Song Chen 2016
Resume Song Chen 2016Resume Song Chen 2016
Resume Song Chen 2016Song Chen
 
Navigation Systems Laboratory - Moscow Power Engineering Institute
Navigation Systems Laboratory - Moscow Power Engineering InstituteNavigation Systems Laboratory - Moscow Power Engineering Institute
Navigation Systems Laboratory - Moscow Power Engineering InstituteIlya Korogodin
 
Resume analog
Resume analogResume analog
Resume analogtarora1
 
Fpga implementation of soft decision low power convolutional decoder using vi...
Fpga implementation of soft decision low power convolutional decoder using vi...Fpga implementation of soft decision low power convolutional decoder using vi...
Fpga implementation of soft decision low power convolutional decoder using vi...ecejntuk
 

Was ist angesagt? (20)

CV Jens Grunert
CV Jens GrunertCV Jens Grunert
CV Jens Grunert
 
resume_parbhat
resume_parbhatresume_parbhat
resume_parbhat
 
implementation and design of 32-bit adder
implementation and design of 32-bit adderimplementation and design of 32-bit adder
implementation and design of 32-bit adder
 
20200509 sid china digital optics and digital modulation_v5.0
20200509 sid china digital optics and digital modulation_v5.020200509 sid china digital optics and digital modulation_v5.0
20200509 sid china digital optics and digital modulation_v5.0
 
MIMO Testbed presentation (DSPeR'2005)
MIMO Testbed presentation (DSPeR'2005)MIMO Testbed presentation (DSPeR'2005)
MIMO Testbed presentation (DSPeR'2005)
 
Analog to digital converter (ACD)
Analog to digital converter (ACD)Analog to digital converter (ACD)
Analog to digital converter (ACD)
 
vlsi projects using verilog code 2014-2015
vlsi projects using verilog code 2014-2015vlsi projects using verilog code 2014-2015
vlsi projects using verilog code 2014-2015
 
Digital filter design using VHDL
Digital filter design using VHDLDigital filter design using VHDL
Digital filter design using VHDL
 
DESIGN AND IMPLEMENTATION OF LOW POWER ALU USING CLOCK GATING AND CARRY SELEC...
DESIGN AND IMPLEMENTATION OF LOW POWER ALU USING CLOCK GATING AND CARRY SELEC...DESIGN AND IMPLEMENTATION OF LOW POWER ALU USING CLOCK GATING AND CARRY SELEC...
DESIGN AND IMPLEMENTATION OF LOW POWER ALU USING CLOCK GATING AND CARRY SELEC...
 
VLSI subsystem design processes and illustration
VLSI subsystem design processes and illustrationVLSI subsystem design processes and illustration
VLSI subsystem design processes and illustration
 
DESIGN AND IMPLEMENTATION OF 64-BIT ARITHMETIC LOGIC UNIT ON FPGA USING VHDL
DESIGN AND IMPLEMENTATION OF 64-BIT ARITHMETIC LOGIC UNIT ON FPGA USING VHDLDESIGN AND IMPLEMENTATION OF 64-BIT ARITHMETIC LOGIC UNIT ON FPGA USING VHDL
DESIGN AND IMPLEMENTATION OF 64-BIT ARITHMETIC LOGIC UNIT ON FPGA USING VHDL
 
Reconfigurable Computing
Reconfigurable ComputingReconfigurable Computing
Reconfigurable Computing
 
Localization using filtered dgps
Localization using filtered dgpsLocalization using filtered dgps
Localization using filtered dgps
 
An Optimized Implementation Of 64-Bit MAC Unit For DSP Applications Using SPST
An Optimized Implementation Of 64-Bit MAC Unit For DSP Applications Using SPSTAn Optimized Implementation Of 64-Bit MAC Unit For DSP Applications Using SPST
An Optimized Implementation Of 64-Bit MAC Unit For DSP Applications Using SPST
 
Applications of VILLASframework
Applications of VILLASframeworkApplications of VILLASframework
Applications of VILLASframework
 
Resume Song Chen 2016
Resume Song Chen 2016Resume Song Chen 2016
Resume Song Chen 2016
 
Sai Dheeraj_Resume
Sai Dheeraj_ResumeSai Dheeraj_Resume
Sai Dheeraj_Resume
 
Navigation Systems Laboratory - Moscow Power Engineering Institute
Navigation Systems Laboratory - Moscow Power Engineering InstituteNavigation Systems Laboratory - Moscow Power Engineering Institute
Navigation Systems Laboratory - Moscow Power Engineering Institute
 
Resume analog
Resume analogResume analog
Resume analog
 
Fpga implementation of soft decision low power convolutional decoder using vi...
Fpga implementation of soft decision low power convolutional decoder using vi...Fpga implementation of soft decision low power convolutional decoder using vi...
Fpga implementation of soft decision low power convolutional decoder using vi...
 

Andere mochten auch

Swan dws story_270113_pb_google_drive
Swan dws story_270113_pb_google_driveSwan dws story_270113_pb_google_drive
Swan dws story_270113_pb_google_drivePiero Belforte
 
J.c.tissot(presentacion oficial)
J.c.tissot(presentacion oficial)J.c.tissot(presentacion oficial)
J.c.tissot(presentacion oficial)Raquel Rodriguez
 
2013 dws timeline_050613
2013 dws timeline_0506132013 dws timeline_050613
2013 dws timeline_050613Piero Belforte
 
Belforte multiboard conducted_issues
Belforte multiboard conducted_issuesBelforte multiboard conducted_issues
Belforte multiboard conducted_issuesPiero Belforte
 
M3488 Application Note
M3488 Application NoteM3488 Application Note
M3488 Application NotePiero Belforte
 
HDT (High Design Technology) Company Presentation
HDT (High Design Technology) Company PresentationHDT (High Design Technology) Company Presentation
HDT (High Design Technology) Company PresentationPiero Belforte
 
EMCLO PROJECT: EMC DESIGN METHODOLOGY FOR LAYOUT OPTIMIZATION
EMCLO PROJECT: EMC DESIGN METHODOLOGY FOR LAYOUT OPTIMIZATIONEMCLO PROJECT: EMC DESIGN METHODOLOGY FOR LAYOUT OPTIMIZATION
EMCLO PROJECT: EMC DESIGN METHODOLOGY FOR LAYOUT OPTIMIZATIONPiero Belforte
 
MERITA PROJECT:METHODOLOGY TO EVALUATE RADIATED EMISSION FROM HIGH DENSITY MU...
MERITA PROJECT:METHODOLOGY TO EVALUATE RADIATED EMISSION FROM HIGH DENSITY MU...MERITA PROJECT:METHODOLOGY TO EVALUATE RADIATED EMISSION FROM HIGH DENSITY MU...
MERITA PROJECT:METHODOLOGY TO EVALUATE RADIATED EMISSION FROM HIGH DENSITY MU...Piero Belforte
 
HDT: General overview April 1999
HDT: General overview April 1999HDT: General overview April 1999
HDT: General overview April 1999Piero Belforte
 

Andere mochten auch (12)

Swan dws story_270113_pb_google_drive
Swan dws story_270113_pb_google_driveSwan dws story_270113_pb_google_drive
Swan dws story_270113_pb_google_drive
 
J.c.tissot(presentacion oficial)
J.c.tissot(presentacion oficial)J.c.tissot(presentacion oficial)
J.c.tissot(presentacion oficial)
 
2013 dws timeline_050613
2013 dws timeline_0506132013 dws timeline_050613
2013 dws timeline_050613
 
Belforte multiboard conducted_issues
Belforte multiboard conducted_issuesBelforte multiboard conducted_issues
Belforte multiboard conducted_issues
 
M3488 Application Note
M3488 Application NoteM3488 Application Note
M3488 Application Note
 
HDT mission
HDT missionHDT mission
HDT mission
 
HDT (High Design Technology) Company Presentation
HDT (High Design Technology) Company PresentationHDT (High Design Technology) Company Presentation
HDT (High Design Technology) Company Presentation
 
M3488 datasheet
M3488 datasheetM3488 datasheet
M3488 datasheet
 
HDT GROUP 1998
HDT GROUP   1998HDT GROUP   1998
HDT GROUP 1998
 
EMCLO PROJECT: EMC DESIGN METHODOLOGY FOR LAYOUT OPTIMIZATION
EMCLO PROJECT: EMC DESIGN METHODOLOGY FOR LAYOUT OPTIMIZATIONEMCLO PROJECT: EMC DESIGN METHODOLOGY FOR LAYOUT OPTIMIZATION
EMCLO PROJECT: EMC DESIGN METHODOLOGY FOR LAYOUT OPTIMIZATION
 
MERITA PROJECT:METHODOLOGY TO EVALUATE RADIATED EMISSION FROM HIGH DENSITY MU...
MERITA PROJECT:METHODOLOGY TO EVALUATE RADIATED EMISSION FROM HIGH DENSITY MU...MERITA PROJECT:METHODOLOGY TO EVALUATE RADIATED EMISSION FROM HIGH DENSITY MU...
MERITA PROJECT:METHODOLOGY TO EVALUATE RADIATED EMISSION FROM HIGH DENSITY MU...
 
HDT: General overview April 1999
HDT: General overview April 1999HDT: General overview April 1999
HDT: General overview April 1999
 

Ähnlich wie We were pioneers: early applications of dwn simulations_2

Digital Wave Formulation of Quasi-Static Partial Element Equivalent Circuit M...
Digital Wave Formulation of Quasi-Static Partial Element Equivalent Circuit M...Digital Wave Formulation of Quasi-Static Partial Element Equivalent Circuit M...
Digital Wave Formulation of Quasi-Static Partial Element Equivalent Circuit M...Piero Belforte
 
DIGITAL WAVE FORMULATION OF PEEC METHOD (SLIDES)
DIGITAL WAVE FORMULATION OF PEEC METHOD (SLIDES)DIGITAL WAVE FORMULATION OF PEEC METHOD (SLIDES)
DIGITAL WAVE FORMULATION OF PEEC METHOD (SLIDES)Piero Belforte
 
Real-time Implementation of Sphere Decoder-based MIMO Wireless System (EUSIPC...
Real-time Implementation of Sphere Decoder-based MIMO Wireless System (EUSIPC...Real-time Implementation of Sphere Decoder-based MIMO Wireless System (EUSIPC...
Real-time Implementation of Sphere Decoder-based MIMO Wireless System (EUSIPC...TSC University of Mondragon
 
Design And Simulation of Modulation Schemes used for FPGA Based Software Defi...
Design And Simulation of Modulation Schemes used for FPGA Based Software Defi...Design And Simulation of Modulation Schemes used for FPGA Based Software Defi...
Design And Simulation of Modulation Schemes used for FPGA Based Software Defi...Sucharita Saha
 
Copy of colloquium 3 latest
Copy of  colloquium 3 latestCopy of  colloquium 3 latest
Copy of colloquium 3 latestshaik fairooz
 
Eced ece department
Eced ece departmentEced ece department
Eced ece departmentKesava Shiva
 
DIGITAL WAVE SIMULATION OF LOSSY LINES FOR MULTI-GIGABIT APPLICATION
DIGITAL WAVE SIMULATION OF LOSSY LINES FOR MULTI-GIGABIT APPLICATIONDIGITAL WAVE SIMULATION OF LOSSY LINES FOR MULTI-GIGABIT APPLICATION
DIGITAL WAVE SIMULATION OF LOSSY LINES FOR MULTI-GIGABIT APPLICATIONPiero Belforte
 
Digital Wave Simulation of Lossy Lines for Multi-Gigabit Applications
Digital Wave Simulation of Lossy Lines for Multi-Gigabit ApplicationsDigital Wave Simulation of Lossy Lines for Multi-Gigabit Applications
Digital Wave Simulation of Lossy Lines for Multi-Gigabit ApplicationsPiero Belforte
 
AMAR_KANTETI_RESUME
AMAR_KANTETI_RESUMEAMAR_KANTETI_RESUME
AMAR_KANTETI_RESUMEamar kanteti
 
Research Inventy : International Journal of Engineering and Science is publis...
Research Inventy : International Journal of Engineering and Science is publis...Research Inventy : International Journal of Engineering and Science is publis...
Research Inventy : International Journal of Engineering and Science is publis...researchinventy
 
Research Inventy: International Journal of Engineering and Science
Research Inventy: International Journal of Engineering and ScienceResearch Inventy: International Journal of Engineering and Science
Research Inventy: International Journal of Engineering and Scienceresearchinventy
 
Basic signal processing system design on fpga using lms based adaptive filter
Basic signal processing system design on fpga using lms based adaptive filterBasic signal processing system design on fpga using lms based adaptive filter
Basic signal processing system design on fpga using lms based adaptive filtereSAT Journals
 
Resume for Embedded Engineer_1
Resume for Embedded Engineer_1Resume for Embedded Engineer_1
Resume for Embedded Engineer_1gajendra parmar
 
Welcome to International Journal of Engineering Research and Development (IJERD)
Welcome to International Journal of Engineering Research and Development (IJERD)Welcome to International Journal of Engineering Research and Development (IJERD)
Welcome to International Journal of Engineering Research and Development (IJERD)IJERD Editor
 

Ähnlich wie We were pioneers: early applications of dwn simulations_2 (20)

Digital Wave Formulation of Quasi-Static Partial Element Equivalent Circuit M...
Digital Wave Formulation of Quasi-Static Partial Element Equivalent Circuit M...Digital Wave Formulation of Quasi-Static Partial Element Equivalent Circuit M...
Digital Wave Formulation of Quasi-Static Partial Element Equivalent Circuit M...
 
DIGITAL WAVE FORMULATION OF PEEC METHOD (SLIDES)
DIGITAL WAVE FORMULATION OF PEEC METHOD (SLIDES)DIGITAL WAVE FORMULATION OF PEEC METHOD (SLIDES)
DIGITAL WAVE FORMULATION OF PEEC METHOD (SLIDES)
 
Real-time Implementation of Sphere Decoder-based MIMO Wireless System (EUSIPC...
Real-time Implementation of Sphere Decoder-based MIMO Wireless System (EUSIPC...Real-time Implementation of Sphere Decoder-based MIMO Wireless System (EUSIPC...
Real-time Implementation of Sphere Decoder-based MIMO Wireless System (EUSIPC...
 
Design And Simulation of Modulation Schemes used for FPGA Based Software Defi...
Design And Simulation of Modulation Schemes used for FPGA Based Software Defi...Design And Simulation of Modulation Schemes used for FPGA Based Software Defi...
Design And Simulation of Modulation Schemes used for FPGA Based Software Defi...
 
imagefiltervhdl.pptx
imagefiltervhdl.pptximagefiltervhdl.pptx
imagefiltervhdl.pptx
 
Copy of colloquium 3 latest
Copy of  colloquium 3 latestCopy of  colloquium 3 latest
Copy of colloquium 3 latest
 
Eced
EcedEced
Eced
 
Eced ece department
Eced ece departmentEced ece department
Eced ece department
 
DIGITAL WAVE SIMULATION OF LOSSY LINES FOR MULTI-GIGABIT APPLICATION
DIGITAL WAVE SIMULATION OF LOSSY LINES FOR MULTI-GIGABIT APPLICATIONDIGITAL WAVE SIMULATION OF LOSSY LINES FOR MULTI-GIGABIT APPLICATION
DIGITAL WAVE SIMULATION OF LOSSY LINES FOR MULTI-GIGABIT APPLICATION
 
Design and Implementation of Pulse Width Modulation Using Hardware/Software M...
Design and Implementation of Pulse Width Modulation Using Hardware/Software M...Design and Implementation of Pulse Width Modulation Using Hardware/Software M...
Design and Implementation of Pulse Width Modulation Using Hardware/Software M...
 
Digital Wave Simulation of Lossy Lines for Multi-Gigabit Applications
Digital Wave Simulation of Lossy Lines for Multi-Gigabit ApplicationsDigital Wave Simulation of Lossy Lines for Multi-Gigabit Applications
Digital Wave Simulation of Lossy Lines for Multi-Gigabit Applications
 
AMAR_KANTETI_RESUME
AMAR_KANTETI_RESUMEAMAR_KANTETI_RESUME
AMAR_KANTETI_RESUME
 
40120140504012
4012014050401240120140504012
40120140504012
 
Research Inventy : International Journal of Engineering and Science is publis...
Research Inventy : International Journal of Engineering and Science is publis...Research Inventy : International Journal of Engineering and Science is publis...
Research Inventy : International Journal of Engineering and Science is publis...
 
Research Inventy: International Journal of Engineering and Science
Research Inventy: International Journal of Engineering and ScienceResearch Inventy: International Journal of Engineering and Science
Research Inventy: International Journal of Engineering and Science
 
Basic signal processing system design on fpga using lms based adaptive filter
Basic signal processing system design on fpga using lms based adaptive filterBasic signal processing system design on fpga using lms based adaptive filter
Basic signal processing system design on fpga using lms based adaptive filter
 
Resume for Embedded Engineer_1
Resume for Embedded Engineer_1Resume for Embedded Engineer_1
Resume for Embedded Engineer_1
 
final report
final reportfinal report
final report
 
Welcome to International Journal of Engineering Research and Development (IJERD)
Welcome to International Journal of Engineering Research and Development (IJERD)Welcome to International Journal of Engineering Research and Development (IJERD)
Welcome to International Journal of Engineering Research and Development (IJERD)
 
MASSIMILIANO_BRACCO_CV_2015_s
MASSIMILIANO_BRACCO_CV_2015_sMASSIMILIANO_BRACCO_CV_2015_s
MASSIMILIANO_BRACCO_CV_2015_s
 

Mehr von Piero Belforte

CSELTMUSEUM post records March 2013 March2014
CSELTMUSEUM post records March 2013 March2014CSELTMUSEUM post records March 2013 March2014
CSELTMUSEUM post records March 2013 March2014Piero Belforte
 
Spicy schematics facebook post collection 2012 13 (SWAN applications)
Spicy schematics facebook post collection 2012 13 (SWAN applications)Spicy schematics facebook post collection 2012 13 (SWAN applications)
Spicy schematics facebook post collection 2012 13 (SWAN applications)Piero Belforte
 
2013 06 swan_dws_story_pb_090613
2013 06 swan_dws_story_pb_0906132013 06 swan_dws_story_pb_090613
2013 06 swan_dws_story_pb_090613Piero Belforte
 
1989 pb sprint&sights_brochure_full_web
1989 pb sprint&sights_brochure_full_web1989 pb sprint&sights_brochure_full_web
1989 pb sprint&sights_brochure_full_webPiero Belforte
 
2013 06 tdr measurement and simulation of rg58 coaxial cable s-parameters_final
2013 06 tdr measurement and simulation  of rg58 coaxial cable s-parameters_final2013 06 tdr measurement and simulation  of rg58 coaxial cable s-parameters_final
2013 06 tdr measurement and simulation of rg58 coaxial cable s-parameters_finalPiero Belforte
 
Lsi Switching Networks (World Telecom Forum Geneva 1983)
Lsi Switching Networks (World Telecom Forum Geneva 1983)Lsi Switching Networks (World Telecom Forum Geneva 1983)
Lsi Switching Networks (World Telecom Forum Geneva 1983)Piero Belforte
 
Thris Fault Insertion Slides June 1995
Thris Fault Insertion Slides June 1995Thris Fault Insertion Slides June 1995
Thris Fault Insertion Slides June 1995Piero Belforte
 
Characterization And Modeling Of 1 Gbs Mcm Ieee Transactions On Computers Jun...
Characterization And Modeling Of 1 Gbs Mcm Ieee Transactions On Computers Jun...Characterization And Modeling Of 1 Gbs Mcm Ieee Transactions On Computers Jun...
Characterization And Modeling Of 1 Gbs Mcm Ieee Transactions On Computers Jun...Piero Belforte
 
Prediction of Pcb Radiated Emissions (Emc Symposium Zurich 1998)
Prediction of Pcb Radiated Emissions (Emc Symposium Zurich 1998)Prediction of Pcb Radiated Emissions (Emc Symposium Zurich 1998)
Prediction of Pcb Radiated Emissions (Emc Symposium Zurich 1998)Piero Belforte
 
Simulation of Lossy Interconnections using Digital Wave Network (Iscas 1982,...
Simulation of  Lossy Interconnections using Digital Wave Network (Iscas 1982,...Simulation of  Lossy Interconnections using Digital Wave Network (Iscas 1982,...
Simulation of Lossy Interconnections using Digital Wave Network (Iscas 1982,...Piero Belforte
 
MIXED MODE SIMULATION OF HIGH SPEED BOARDS USING DWS
MIXED MODE SIMULATION OF HIGH SPEED BOARDS USING DWSMIXED MODE SIMULATION OF HIGH SPEED BOARDS USING DWS
MIXED MODE SIMULATION OF HIGH SPEED BOARDS USING DWSPiero Belforte
 
New Method For Electrical Simulation Using Digital Wave Filters(It, Alta Freq...
New Method For Electrical Simulation Using Digital Wave Filters(It, Alta Freq...New Method For Electrical Simulation Using Digital Wave Filters(It, Alta Freq...
New Method For Electrical Simulation Using Digital Wave Filters(It, Alta Freq...Piero Belforte
 
Biased Reflectometry (International Zurich Congress On Emc September 2007)
Biased Reflectometry (International Zurich Congress On Emc September 2007)Biased Reflectometry (International Zurich Congress On Emc September 2007)
Biased Reflectometry (International Zurich Congress On Emc September 2007)Piero Belforte
 
New Test System For Hardware Robustness Evaluation 1998
New Test System For Hardware Robustness Evaluation 1998New Test System For Hardware Robustness Evaluation 1998
New Test System For Hardware Robustness Evaluation 1998Piero Belforte
 
Predictive And Experimental Hardware Robustness Evaluation Hp Seminar 1997
Predictive And Experimental Hardware Robustness Evaluation Hp Seminar 1997Predictive And Experimental Hardware Robustness Evaluation Hp Seminar 1997
Predictive And Experimental Hardware Robustness Evaluation Hp Seminar 1997Piero Belforte
 

Mehr von Piero Belforte (20)

CSELTMUSEUM post records March 2013 March2014
CSELTMUSEUM post records March 2013 March2014CSELTMUSEUM post records March 2013 March2014
CSELTMUSEUM post records March 2013 March2014
 
Spicy schematics facebook post collection 2012 13 (SWAN applications)
Spicy schematics facebook post collection 2012 13 (SWAN applications)Spicy schematics facebook post collection 2012 13 (SWAN applications)
Spicy schematics facebook post collection 2012 13 (SWAN applications)
 
Omega test report
Omega test reportOmega test report
Omega test report
 
2013 06 swan_dws_story_pb_090613
2013 06 swan_dws_story_pb_0906132013 06 swan_dws_story_pb_090613
2013 06 swan_dws_story_pb_090613
 
1989 pb sprint&sights_brochure_full_web
1989 pb sprint&sights_brochure_full_web1989 pb sprint&sights_brochure_full_web
1989 pb sprint&sights_brochure_full_web
 
2013 06 tdr measurement and simulation of rg58 coaxial cable s-parameters_final
2013 06 tdr measurement and simulation  of rg58 coaxial cable s-parameters_final2013 06 tdr measurement and simulation  of rg58 coaxial cable s-parameters_final
2013 06 tdr measurement and simulation of rg58 coaxial cable s-parameters_final
 
2012 dws story_220812
2012 dws story_2208122012 dws story_220812
2012 dws story_220812
 
Lsi Switching Networks (World Telecom Forum Geneva 1983)
Lsi Switching Networks (World Telecom Forum Geneva 1983)Lsi Switching Networks (World Telecom Forum Geneva 1983)
Lsi Switching Networks (World Telecom Forum Geneva 1983)
 
Thris Fault Insertion Slides June 1995
Thris Fault Insertion Slides June 1995Thris Fault Insertion Slides June 1995
Thris Fault Insertion Slides June 1995
 
Thris Project Images
Thris Project ImagesThris Project Images
Thris Project Images
 
Characterization And Modeling Of 1 Gbs Mcm Ieee Transactions On Computers Jun...
Characterization And Modeling Of 1 Gbs Mcm Ieee Transactions On Computers Jun...Characterization And Modeling Of 1 Gbs Mcm Ieee Transactions On Computers Jun...
Characterization And Modeling Of 1 Gbs Mcm Ieee Transactions On Computers Jun...
 
Thris Flyer 1996
Thris Flyer 1996Thris Flyer 1996
Thris Flyer 1996
 
The SWAN Project
The SWAN ProjectThe SWAN Project
The SWAN Project
 
Prediction of Pcb Radiated Emissions (Emc Symposium Zurich 1998)
Prediction of Pcb Radiated Emissions (Emc Symposium Zurich 1998)Prediction of Pcb Radiated Emissions (Emc Symposium Zurich 1998)
Prediction of Pcb Radiated Emissions (Emc Symposium Zurich 1998)
 
Simulation of Lossy Interconnections using Digital Wave Network (Iscas 1982,...
Simulation of  Lossy Interconnections using Digital Wave Network (Iscas 1982,...Simulation of  Lossy Interconnections using Digital Wave Network (Iscas 1982,...
Simulation of Lossy Interconnections using Digital Wave Network (Iscas 1982,...
 
MIXED MODE SIMULATION OF HIGH SPEED BOARDS USING DWS
MIXED MODE SIMULATION OF HIGH SPEED BOARDS USING DWSMIXED MODE SIMULATION OF HIGH SPEED BOARDS USING DWS
MIXED MODE SIMULATION OF HIGH SPEED BOARDS USING DWS
 
New Method For Electrical Simulation Using Digital Wave Filters(It, Alta Freq...
New Method For Electrical Simulation Using Digital Wave Filters(It, Alta Freq...New Method For Electrical Simulation Using Digital Wave Filters(It, Alta Freq...
New Method For Electrical Simulation Using Digital Wave Filters(It, Alta Freq...
 
Biased Reflectometry (International Zurich Congress On Emc September 2007)
Biased Reflectometry (International Zurich Congress On Emc September 2007)Biased Reflectometry (International Zurich Congress On Emc September 2007)
Biased Reflectometry (International Zurich Congress On Emc September 2007)
 
New Test System For Hardware Robustness Evaluation 1998
New Test System For Hardware Robustness Evaluation 1998New Test System For Hardware Robustness Evaluation 1998
New Test System For Hardware Robustness Evaluation 1998
 
Predictive And Experimental Hardware Robustness Evaluation Hp Seminar 1997
Predictive And Experimental Hardware Robustness Evaluation Hp Seminar 1997Predictive And Experimental Hardware Robustness Evaluation Hp Seminar 1997
Predictive And Experimental Hardware Robustness Evaluation Hp Seminar 1997
 

Kürzlich hochgeladen

Neo4j - How KGs are shaping the future of Generative AI at AWS Summit London ...
Neo4j - How KGs are shaping the future of Generative AI at AWS Summit London ...Neo4j - How KGs are shaping the future of Generative AI at AWS Summit London ...
Neo4j - How KGs are shaping the future of Generative AI at AWS Summit London ...Neo4j
 
Scaling API-first – The story of a global engineering organization
Scaling API-first – The story of a global engineering organizationScaling API-first – The story of a global engineering organization
Scaling API-first – The story of a global engineering organizationRadu Cotescu
 
CNv6 Instructor Chapter 6 Quality of Service
CNv6 Instructor Chapter 6 Quality of ServiceCNv6 Instructor Chapter 6 Quality of Service
CNv6 Instructor Chapter 6 Quality of Servicegiselly40
 
A Call to Action for Generative AI in 2024
A Call to Action for Generative AI in 2024A Call to Action for Generative AI in 2024
A Call to Action for Generative AI in 2024Results
 
A Domino Admins Adventures (Engage 2024)
A Domino Admins Adventures (Engage 2024)A Domino Admins Adventures (Engage 2024)
A Domino Admins Adventures (Engage 2024)Gabriella Davis
 
Slack Application Development 101 Slides
Slack Application Development 101 SlidesSlack Application Development 101 Slides
Slack Application Development 101 Slidespraypatel2
 
SQL Database Design For Developers at php[tek] 2024
SQL Database Design For Developers at php[tek] 2024SQL Database Design For Developers at php[tek] 2024
SQL Database Design For Developers at php[tek] 2024Scott Keck-Warren
 
Mastering MySQL Database Architecture: Deep Dive into MySQL Shell and MySQL R...
Mastering MySQL Database Architecture: Deep Dive into MySQL Shell and MySQL R...Mastering MySQL Database Architecture: Deep Dive into MySQL Shell and MySQL R...
Mastering MySQL Database Architecture: Deep Dive into MySQL Shell and MySQL R...Miguel Araújo
 
From Event to Action: Accelerate Your Decision Making with Real-Time Automation
From Event to Action: Accelerate Your Decision Making with Real-Time AutomationFrom Event to Action: Accelerate Your Decision Making with Real-Time Automation
From Event to Action: Accelerate Your Decision Making with Real-Time AutomationSafe Software
 
Data Cloud, More than a CDP by Matt Robison
Data Cloud, More than a CDP by Matt RobisonData Cloud, More than a CDP by Matt Robison
Data Cloud, More than a CDP by Matt RobisonAnna Loughnan Colquhoun
 
Unblocking The Main Thread Solving ANRs and Frozen Frames
Unblocking The Main Thread Solving ANRs and Frozen FramesUnblocking The Main Thread Solving ANRs and Frozen Frames
Unblocking The Main Thread Solving ANRs and Frozen FramesSinan KOZAK
 
08448380779 Call Girls In Civil Lines Women Seeking Men
08448380779 Call Girls In Civil Lines Women Seeking Men08448380779 Call Girls In Civil Lines Women Seeking Men
08448380779 Call Girls In Civil Lines Women Seeking MenDelhi Call girls
 
GenCyber Cyber Security Day Presentation
GenCyber Cyber Security Day PresentationGenCyber Cyber Security Day Presentation
GenCyber Cyber Security Day PresentationMichael W. Hawkins
 
Injustice - Developers Among Us (SciFiDevCon 2024)
Injustice - Developers Among Us (SciFiDevCon 2024)Injustice - Developers Among Us (SciFiDevCon 2024)
Injustice - Developers Among Us (SciFiDevCon 2024)Allon Mureinik
 
Presentation on how to chat with PDF using ChatGPT code interpreter
Presentation on how to chat with PDF using ChatGPT code interpreterPresentation on how to chat with PDF using ChatGPT code interpreter
Presentation on how to chat with PDF using ChatGPT code interpreternaman860154
 
08448380779 Call Girls In Diplomatic Enclave Women Seeking Men
08448380779 Call Girls In Diplomatic Enclave Women Seeking Men08448380779 Call Girls In Diplomatic Enclave Women Seeking Men
08448380779 Call Girls In Diplomatic Enclave Women Seeking MenDelhi Call girls
 
The 7 Things I Know About Cyber Security After 25 Years | April 2024
The 7 Things I Know About Cyber Security After 25 Years | April 2024The 7 Things I Know About Cyber Security After 25 Years | April 2024
The 7 Things I Know About Cyber Security After 25 Years | April 2024Rafal Los
 
Kalyanpur ) Call Girls in Lucknow Finest Escorts Service 🍸 8923113531 🎰 Avail...
Kalyanpur ) Call Girls in Lucknow Finest Escorts Service 🍸 8923113531 🎰 Avail...Kalyanpur ) Call Girls in Lucknow Finest Escorts Service 🍸 8923113531 🎰 Avail...
Kalyanpur ) Call Girls in Lucknow Finest Escorts Service 🍸 8923113531 🎰 Avail...gurkirankumar98700
 
IAC 2024 - IA Fast Track to Search Focused AI Solutions
IAC 2024 - IA Fast Track to Search Focused AI SolutionsIAC 2024 - IA Fast Track to Search Focused AI Solutions
IAC 2024 - IA Fast Track to Search Focused AI SolutionsEnterprise Knowledge
 
Boost PC performance: How more available memory can improve productivity
Boost PC performance: How more available memory can improve productivityBoost PC performance: How more available memory can improve productivity
Boost PC performance: How more available memory can improve productivityPrincipled Technologies
 

Kürzlich hochgeladen (20)

Neo4j - How KGs are shaping the future of Generative AI at AWS Summit London ...
Neo4j - How KGs are shaping the future of Generative AI at AWS Summit London ...Neo4j - How KGs are shaping the future of Generative AI at AWS Summit London ...
Neo4j - How KGs are shaping the future of Generative AI at AWS Summit London ...
 
Scaling API-first – The story of a global engineering organization
Scaling API-first – The story of a global engineering organizationScaling API-first – The story of a global engineering organization
Scaling API-first – The story of a global engineering organization
 
CNv6 Instructor Chapter 6 Quality of Service
CNv6 Instructor Chapter 6 Quality of ServiceCNv6 Instructor Chapter 6 Quality of Service
CNv6 Instructor Chapter 6 Quality of Service
 
A Call to Action for Generative AI in 2024
A Call to Action for Generative AI in 2024A Call to Action for Generative AI in 2024
A Call to Action for Generative AI in 2024
 
A Domino Admins Adventures (Engage 2024)
A Domino Admins Adventures (Engage 2024)A Domino Admins Adventures (Engage 2024)
A Domino Admins Adventures (Engage 2024)
 
Slack Application Development 101 Slides
Slack Application Development 101 SlidesSlack Application Development 101 Slides
Slack Application Development 101 Slides
 
SQL Database Design For Developers at php[tek] 2024
SQL Database Design For Developers at php[tek] 2024SQL Database Design For Developers at php[tek] 2024
SQL Database Design For Developers at php[tek] 2024
 
Mastering MySQL Database Architecture: Deep Dive into MySQL Shell and MySQL R...
Mastering MySQL Database Architecture: Deep Dive into MySQL Shell and MySQL R...Mastering MySQL Database Architecture: Deep Dive into MySQL Shell and MySQL R...
Mastering MySQL Database Architecture: Deep Dive into MySQL Shell and MySQL R...
 
From Event to Action: Accelerate Your Decision Making with Real-Time Automation
From Event to Action: Accelerate Your Decision Making with Real-Time AutomationFrom Event to Action: Accelerate Your Decision Making with Real-Time Automation
From Event to Action: Accelerate Your Decision Making with Real-Time Automation
 
Data Cloud, More than a CDP by Matt Robison
Data Cloud, More than a CDP by Matt RobisonData Cloud, More than a CDP by Matt Robison
Data Cloud, More than a CDP by Matt Robison
 
Unblocking The Main Thread Solving ANRs and Frozen Frames
Unblocking The Main Thread Solving ANRs and Frozen FramesUnblocking The Main Thread Solving ANRs and Frozen Frames
Unblocking The Main Thread Solving ANRs and Frozen Frames
 
08448380779 Call Girls In Civil Lines Women Seeking Men
08448380779 Call Girls In Civil Lines Women Seeking Men08448380779 Call Girls In Civil Lines Women Seeking Men
08448380779 Call Girls In Civil Lines Women Seeking Men
 
GenCyber Cyber Security Day Presentation
GenCyber Cyber Security Day PresentationGenCyber Cyber Security Day Presentation
GenCyber Cyber Security Day Presentation
 
Injustice - Developers Among Us (SciFiDevCon 2024)
Injustice - Developers Among Us (SciFiDevCon 2024)Injustice - Developers Among Us (SciFiDevCon 2024)
Injustice - Developers Among Us (SciFiDevCon 2024)
 
Presentation on how to chat with PDF using ChatGPT code interpreter
Presentation on how to chat with PDF using ChatGPT code interpreterPresentation on how to chat with PDF using ChatGPT code interpreter
Presentation on how to chat with PDF using ChatGPT code interpreter
 
08448380779 Call Girls In Diplomatic Enclave Women Seeking Men
08448380779 Call Girls In Diplomatic Enclave Women Seeking Men08448380779 Call Girls In Diplomatic Enclave Women Seeking Men
08448380779 Call Girls In Diplomatic Enclave Women Seeking Men
 
The 7 Things I Know About Cyber Security After 25 Years | April 2024
The 7 Things I Know About Cyber Security After 25 Years | April 2024The 7 Things I Know About Cyber Security After 25 Years | April 2024
The 7 Things I Know About Cyber Security After 25 Years | April 2024
 
Kalyanpur ) Call Girls in Lucknow Finest Escorts Service 🍸 8923113531 🎰 Avail...
Kalyanpur ) Call Girls in Lucknow Finest Escorts Service 🍸 8923113531 🎰 Avail...Kalyanpur ) Call Girls in Lucknow Finest Escorts Service 🍸 8923113531 🎰 Avail...
Kalyanpur ) Call Girls in Lucknow Finest Escorts Service 🍸 8923113531 🎰 Avail...
 
IAC 2024 - IA Fast Track to Search Focused AI Solutions
IAC 2024 - IA Fast Track to Search Focused AI SolutionsIAC 2024 - IA Fast Track to Search Focused AI Solutions
IAC 2024 - IA Fast Track to Search Focused AI Solutions
 
Boost PC performance: How more available memory can improve productivity
Boost PC performance: How more available memory can improve productivityBoost PC performance: How more available memory can improve productivity
Boost PC performance: How more available memory can improve productivity
 

We were pioneers: early applications of dwn simulations_2

  • 1. By Piero Belforte, July 2010
  • 2. Preface In the early 70s CSELT Labs (Turin,Italy) developed the first digital switches deployed in the Italian network. The Switching Techniques lab, headed by Piero Belforte, had the mission of developing a modular technology for fast prototyping of high-speed digital systems A CAD methodology for prediction of high-speed interconnects behavior was strongly needed…
  • 3. The environment (1)  IBM’s ASTAP circuit simulation program was only available on mainframe computers.  ASTAP was very slow and inaccurate dealing with trasmission line and propagation effects.  Accurate models of ICs I/O ports were not available.
  • 4. The environment (2)  The expression “Signal Integrity” didn’t exist.  The IBIS models of Ics were not yet invented.  The S-parameter concept was only used in the Microwave field in the frequency domain.  The Eye-Diagram representation of digital signals was only used in the Transmission System domain.
  • 5. The environment (3)  HP launches the first desktop calculators (9800 series).  Tek 7S12 TDR unit has already a 25 ps risetime capability.  HP introduces the HPIB instrumentation control bus.  DSP techniques were already known but never applied to circuit simulation.
  • 6. Hp 9800 Series technology http://www.hpmuseum.org/tech98xx.htm  8MHz 16-bit processor.  Microcode stored in bipolar ROM (7 ICs were used to supply 256 28 bit words.)  Firmware stored in 4K bit ROM chips organized as 512 8 bit words.  Intel 1103 1K bit PMOS dynamic RAM ICs.  16-character LED display  Philips cassette magnetic-tape cartridge drive  HPL algebraic programming language  HPIB bus card for instrument control
  • 7. The TEK 7S12 TDR/Sampler Unit (25ps rise time)
  • 8. THE WINNING IDEAS 1) Apply DSP (Digital Signal Processing) techniques to circuit simulation. 2) Use Wave variables instead of classical voltage and currents to model propagation effects. 3) Use TDR as Time-domain S-parameter extractor from actual devices . 4) Integrate Modelling & Simulation Environments using a Desktop calculator for both controlling instruments and runnig simulations. 5) Extensive use of PRBS sequences as stimulus and EYE- DIAGRAMS to evaluate signal prameters ( eye opening, jitter, Noise margins).
  • 9. Piero (left) and his colleague Giancarlo (right) with the HP9821 desktop calculator used for the first versions of the simulator (circa 1974)
  • 10. Published paper showing the Digital Wave DSP algorithms used for modelling and simulation of high-speed interconnects
  • 11. Cellular topology (N transmission-line cells) interconnection structure modelled by the DWN program
  • 12. Digital Network model of the cellular interconnection structure
  • 13. DWN Simulation Program features The whole DWN algorithm for the modular structure required about 250 lines of HPL code and was written by Ugo Colonnelli. The output waveforms were plotted on a HP 9862A plotter driven by the calculator. The accuracy and speed performance was much better than IBM’s ASTAP circuit analysis program running on a mainframe computer .
  • 14. Layout of a microstrip test circuit used for validation of simulator’s results (TDR response)
  • 15. Plot of simulated (s) and measured (m) one-port TDR ) responses of the test circuit (1975
  • 16. Simulation (s) vs measure (m) of a 220 Mbit/s MECL III pcb interconnect (1975) using a PRBS stimulus
  • 18. Simulated and measured Eye-diagrams of the multi- drop bus carrying a 100Mbit/s PRBS stream (1975)
  • 19. Early HPIB automatic bench for modelling active and passive device based on Tek 7S12 TDR (1974)
  • 20. Automatic I/O model extraction from biased TDR measures (S-parameters) of IC ports
  • 22. Thin-film hybrid clock driver designed for 500Mhz clock distribution
  • 23. MEASUREMENT SETUPS FOR TDR I/O CHARACTERIZATIONS OF HYBRID CLOCK DRIVERS
  • 24. BIASED TDR INPUT RESPONSES
  • 25. BIASED TDR OUTPUT RESPONSES
  • 26. TEST BOARD FOR TDR CHARACTERIZATION
  • 27. DWN simulations of 250Mhz clock waveforms of the hybrid clock driver at various fan outs
  • 28. 250 Mbit/s module designed using the DWN methodology (1974)
  • 29. Backplane twisted pair interconnects among high-speed modules
  • 30. COLLECTION of hybrid circuits designed and characterized using DWN (1973-1975)
  • 31. Interconnect optimization for a high-speed (.5 Gbps) MCM using simulated eye diagrams (1975)
  • 32. .5 Gbps MCM module fully designed by means of DWN modelling and simulations (1975)
  • 33. Low-cost high-speed module for fast prototyping of digital systems fully optimized by DWN (1978)
  • 35. TDR Characterization of the connector
  • 36. TLM model of the connector (DWN simulation)
  • 37. SETTING OF INTER-MODULE BACKPLANE INTERCONNECT RULES BY SIMULATION
  • 38. INTER-MODULE CLOCK INTERCONNECT PARAMETERS VS FREQUENCY (From DWN SIMs)
  • 39. High-speed prototype of a digital switch built up using .5Gps modules
  • 40. TEST SETUP OF A HIGH-SPEED DIGITAL SUBSYSTEM PROTOTYPE
  • 41. WEB LINKS (1)  http://it.linkedin.com/in/pierobelforte  http://www.slideshare.net/pierobelforte  http://sites.google.com/site/pierobelforte/Home/pier o-s-papers-1  http://www.linkedin.com/groups?mostPopular=&gid= 2673743  http://docs.google.com/viewer?a=v&pid=sites&srcid= ZGVmYXVsdGRvbWFpbnxwaWVyb2JlbGZvcnRlZG9jf Gd4OjMwNzY5MjUzZjM1ZTJjNzQ
  • 42. WEB LINKS (2)  http://www.hp9825.com/html/hpib1.html  http://www.hp9825.com/html/hp_9810_20_30.html  http://www.hpmuseum.org/hp9820.htm