SlideShare ist ein Scribd-Unternehmen logo
1 von 2
Downloaden Sie, um offline zu lesen
SUCCESS STORY
                                               Cad E nC E a n d CEl E S T Ia l
                                               SEm I C O n dU C T O R
                                               Cadence Encounter Platform Helps Celestial develop
                                               High-Speed multimedia IC Based on 0.13µm Process




                                              “We adopted the Cadence Encounter digital IC design platform
                                               for this project. The Cadence Services team gave us key advice
                                               on 0.13µm technologies. By learning about and using Cadence
                                               technologies, we avoided costly re-spins and shortened the
                                               project schedule. We expect to have further collaboration
                                               with Cadence in the future.”
                                                             John A.Thodiyil, Technical Director, Celestial Semiconductor Inc. (Beijing)




     CoRpoRaTe pRoFile
                                               Challenges in                                 CPU, and a narrow time-to-market window,
                                               0.13µm design                                 the Celestial team simply could not afford
     • Celestial semiconductor develops                                                      a long learning curve or multiple iterations.
       integrated circuits for decoding        Celestial Semiconductor Inc. (Beijing)
       aVs, mpeg2, h.264, and other            develops integrated circuits for decoding     In 0.13µm designs and below, both IR
       standards                               aVS, mPEG2, H.264, and other standards.       drop and signal integrity (SI) have great
                                               In the past two years, Celestial has devel-   impact on the entire design process.
     design Challenges                                                                       Even the smallest default will cause chip
                                               oped the aVS decoding chip based on
     • Convert to a 0.13µm process                                                           failure. To avoid re-spins, the Celestial
                                               China standards as well as the mPEG2
       while increasing the frequency
                                               decoding chip based on international          engineering team needed a wire-centric
       to 220mhz
                                               standards, which have 5m+ gates and           methodology to account for the effects of
     • minimize the impact of iR drop
       and signal integrity                    160mHz in frequency. Both of these chips      interconnect across the entire chip—from
     • Tape out the chip in a very tight       have taped out.                               the very beginning of the design cycle—
       project schedule                                                                      complete with power and timing analysis
                                               The mPEG2 decoding chip project in            and SI prevention and fixing capabilities.
     CadenCe solUTion                          particular faced a new set of challenges,
                                               such as higher technical requirements
     • Cadence® encounter ® digitial
                                               and a much tighter schedule. To lower
                                                                                             managing iR dRop
       iC design platform
                                               the cost, Celestial decided to convert its    Cadence VoltageStorm Power analysis,
     CadenCe pRodUCTs                          0.18µm process to a 0.13µm process, and       a key technology in the Cadence
     and seRViCes                                                                            Encounter digital IC design platform,
                                               then increased the frequency to 220mHz.
     •   soC encounter™ RTl-to-gdsii system                                                  delivers leading-edge power and power
                                               With the Celestial back-end team’s limited
     •   Voltagestorm® power analysis                                                        rail analysis. By adopting VoltageStorm
                                               experience in 0.13µm process design,
     •   encounter Timing system
                                               the inherent complexity of completing a       technology, Celestial designers benefited
     •   Cadence services
                                               220mHz design by embedded application         from accurate instance-based power
                                                                                             calculation and IR drop impact on the IC.
This data also played an important role in                   aChieVing Timing
the design of power rail routing and the                     ClosURe in 220mhz
number of power I/Os. VoltageStorm
                                                             mode
technology helped Celestial keep the total
IR drop to less than 5%.                                     as Celestial shifted to the 0.13µm pro-
                                                             cess, it became more difficult to achieve
                                                             the 220mHz design. On this front, the
addRessing si issUes
                                                             Cadence SoC Encounter RTl-to-GdSII
For 0.13µm technology, crosstalk analysis                    System played an important role. By
is crucial. Cadence Encounter Timing                         optimizing the interconnect and setting
System offers a consistent, integrated                       up regions in key paths, the SoC Encounter
static timing analysis (STa) environment                     system made it possible for the Celestial
for place-and-route optimization and                         team to achieve timing closure.
signoff verification. It combines the
CeltIC® nanometer delay Calculator’s                         “We adopted the Cadence Encounter
production-proven SI analysis capabilities                   digital IC design platform for this project.
with Cadence technologies for timing and                     The Cadence Services team gave us key
power analysis, delay calculation, advanced                  advice on 0.13µm technologies. By learning
modeling, and global timing debug.                           about and using Cadence technologies,
Celestial adopted Encounter Timing                           we avoided costly re-spins and shortened
System to analyze both the impact of                         the project schedule,” explained John
crosstalk on timing and of glitch on logic.                  a. Thodiyil, Technical director at Celestial.
Using Encounter Timing System enabled                        “We expect to have further collaboration
the Celestial design team to avoid                           with Cadence in the future.”
uncontrollable errors in post-routing
analysis.




                                                                                                                            For more information about
                                                                                                                            these and other products contact:
                                                                                                                            info@cadence.com
                                                                                                                            or log on to:
                                                                                                                            www.cadence.com




© 2007 Cadence design systems, inc. all rights reserved. Cadence, CeltiC, encounder, and Voltagestorm are registered trademarks and
the Cadence logo and soC encounter are trademarks of Cadence design systems, inc. all others are properties of their respective holders.
7415 04/07 mK/Fld/Ja/pdF

Weitere ähnliche Inhalte

Mehr von sandeep patil

Make useof.com -_how_the_internet_works
Make useof.com -_how_the_internet_worksMake useof.com -_how_the_internet_works
Make useof.com -_how_the_internet_workssandeep patil
 
Fundamentals of digital electronics
 Fundamentals of digital electronics Fundamentals of digital electronics
Fundamentals of digital electronicssandeep patil
 
Electronics en engineering-basic-vocational-knowledge
Electronics en engineering-basic-vocational-knowledgeElectronics en engineering-basic-vocational-knowledge
Electronics en engineering-basic-vocational-knowledgesandeep patil
 
01255490crosstalk noise
01255490crosstalk noise01255490crosstalk noise
01255490crosstalk noisesandeep patil
 
3 minutes-to-god-shooting-cows
3 minutes-to-god-shooting-cows3 minutes-to-god-shooting-cows
3 minutes-to-god-shooting-cowssandeep patil
 
Ctp cdnlive2005 1329mohindru.pres
Ctp cdnlive2005 1329mohindru.presCtp cdnlive2005 1329mohindru.pres
Ctp cdnlive2005 1329mohindru.pressandeep patil
 
01255490crosstalk noise
01255490crosstalk noise01255490crosstalk noise
01255490crosstalk noisesandeep patil
 
3 minutes-to-god-shooting-cows
3 minutes-to-god-shooting-cows3 minutes-to-god-shooting-cows
3 minutes-to-god-shooting-cowssandeep patil
 

Mehr von sandeep patil (14)

Make useof.com -_how_the_internet_works
Make useof.com -_how_the_internet_worksMake useof.com -_how_the_internet_works
Make useof.com -_how_the_internet_works
 
Fundamentals of digital electronics
 Fundamentals of digital electronics Fundamentals of digital electronics
Fundamentals of digital electronics
 
Electronics en engineering-basic-vocational-knowledge
Electronics en engineering-basic-vocational-knowledgeElectronics en engineering-basic-vocational-knowledge
Electronics en engineering-basic-vocational-knowledge
 
E lectronics
E lectronicsE lectronics
E lectronics
 
Electronics 01
Electronics 01Electronics 01
Electronics 01
 
3 d ic's
3 d ic's3 d ic's
3 d ic's
 
Infinity plus one
Infinity plus oneInfinity plus one
Infinity plus one
 
Buffer sizing
Buffer sizingBuffer sizing
Buffer sizing
 
Chip xtalk ebook_
Chip xtalk ebook_Chip xtalk ebook_
Chip xtalk ebook_
 
01255490crosstalk noise
01255490crosstalk noise01255490crosstalk noise
01255490crosstalk noise
 
3 minutes-to-god-shooting-cows
3 minutes-to-god-shooting-cows3 minutes-to-god-shooting-cows
3 minutes-to-god-shooting-cows
 
Ctp cdnlive2005 1329mohindru.pres
Ctp cdnlive2005 1329mohindru.presCtp cdnlive2005 1329mohindru.pres
Ctp cdnlive2005 1329mohindru.pres
 
01255490crosstalk noise
01255490crosstalk noise01255490crosstalk noise
01255490crosstalk noise
 
3 minutes-to-god-shooting-cows
3 minutes-to-god-shooting-cows3 minutes-to-god-shooting-cows
3 minutes-to-god-shooting-cows
 

Kürzlich hochgeladen

Connect Wave/ connectwave Pitch Deck Presentation
Connect Wave/ connectwave Pitch Deck PresentationConnect Wave/ connectwave Pitch Deck Presentation
Connect Wave/ connectwave Pitch Deck PresentationSlibray Presentation
 
SALESFORCE EDUCATION CLOUD | FEXLE SERVICES
SALESFORCE EDUCATION CLOUD | FEXLE SERVICESSALESFORCE EDUCATION CLOUD | FEXLE SERVICES
SALESFORCE EDUCATION CLOUD | FEXLE SERVICESmohitsingh558521
 
Are Multi-Cloud and Serverless Good or Bad?
Are Multi-Cloud and Serverless Good or Bad?Are Multi-Cloud and Serverless Good or Bad?
Are Multi-Cloud and Serverless Good or Bad?Mattias Andersson
 
From Family Reminiscence to Scholarly Archive .
From Family Reminiscence to Scholarly Archive .From Family Reminiscence to Scholarly Archive .
From Family Reminiscence to Scholarly Archive .Alan Dix
 
Streamlining Python Development: A Guide to a Modern Project Setup
Streamlining Python Development: A Guide to a Modern Project SetupStreamlining Python Development: A Guide to a Modern Project Setup
Streamlining Python Development: A Guide to a Modern Project SetupFlorian Wilhelm
 
How AI, OpenAI, and ChatGPT impact business and software.
How AI, OpenAI, and ChatGPT impact business and software.How AI, OpenAI, and ChatGPT impact business and software.
How AI, OpenAI, and ChatGPT impact business and software.Curtis Poe
 
Unraveling Multimodality with Large Language Models.pdf
Unraveling Multimodality with Large Language Models.pdfUnraveling Multimodality with Large Language Models.pdf
Unraveling Multimodality with Large Language Models.pdfAlex Barbosa Coqueiro
 
The Ultimate Guide to Choosing WordPress Pros and Cons
The Ultimate Guide to Choosing WordPress Pros and ConsThe Ultimate Guide to Choosing WordPress Pros and Cons
The Ultimate Guide to Choosing WordPress Pros and ConsPixlogix Infotech
 
SAP Build Work Zone - Overview L2-L3.pptx
SAP Build Work Zone - Overview L2-L3.pptxSAP Build Work Zone - Overview L2-L3.pptx
SAP Build Work Zone - Overview L2-L3.pptxNavinnSomaal
 
unit 4 immunoblotting technique complete.pptx
unit 4 immunoblotting technique complete.pptxunit 4 immunoblotting technique complete.pptx
unit 4 immunoblotting technique complete.pptxBkGupta21
 
Hyperautomation and AI/ML: A Strategy for Digital Transformation Success.pdf
Hyperautomation and AI/ML: A Strategy for Digital Transformation Success.pdfHyperautomation and AI/ML: A Strategy for Digital Transformation Success.pdf
Hyperautomation and AI/ML: A Strategy for Digital Transformation Success.pdfPrecisely
 
What is DBT - The Ultimate Data Build Tool.pdf
What is DBT - The Ultimate Data Build Tool.pdfWhat is DBT - The Ultimate Data Build Tool.pdf
What is DBT - The Ultimate Data Build Tool.pdfMounikaPolabathina
 
Tampa BSides - Chef's Tour of Microsoft Security Adoption Framework (SAF)
Tampa BSides - Chef's Tour of Microsoft Security Adoption Framework (SAF)Tampa BSides - Chef's Tour of Microsoft Security Adoption Framework (SAF)
Tampa BSides - Chef's Tour of Microsoft Security Adoption Framework (SAF)Mark Simos
 
Passkey Providers and Enabling Portability: FIDO Paris Seminar.pptx
Passkey Providers and Enabling Portability: FIDO Paris Seminar.pptxPasskey Providers and Enabling Portability: FIDO Paris Seminar.pptx
Passkey Providers and Enabling Portability: FIDO Paris Seminar.pptxLoriGlavin3
 
Developer Data Modeling Mistakes: From Postgres to NoSQL
Developer Data Modeling Mistakes: From Postgres to NoSQLDeveloper Data Modeling Mistakes: From Postgres to NoSQL
Developer Data Modeling Mistakes: From Postgres to NoSQLScyllaDB
 
DevoxxFR 2024 Reproducible Builds with Apache Maven
DevoxxFR 2024 Reproducible Builds with Apache MavenDevoxxFR 2024 Reproducible Builds with Apache Maven
DevoxxFR 2024 Reproducible Builds with Apache MavenHervé Boutemy
 
How to write a Business Continuity Plan
How to write a Business Continuity PlanHow to write a Business Continuity Plan
How to write a Business Continuity PlanDatabarracks
 
Commit 2024 - Secret Management made easy
Commit 2024 - Secret Management made easyCommit 2024 - Secret Management made easy
Commit 2024 - Secret Management made easyAlfredo García Lavilla
 
Take control of your SAP testing with UiPath Test Suite
Take control of your SAP testing with UiPath Test SuiteTake control of your SAP testing with UiPath Test Suite
Take control of your SAP testing with UiPath Test SuiteDianaGray10
 

Kürzlich hochgeladen (20)

Connect Wave/ connectwave Pitch Deck Presentation
Connect Wave/ connectwave Pitch Deck PresentationConnect Wave/ connectwave Pitch Deck Presentation
Connect Wave/ connectwave Pitch Deck Presentation
 
SALESFORCE EDUCATION CLOUD | FEXLE SERVICES
SALESFORCE EDUCATION CLOUD | FEXLE SERVICESSALESFORCE EDUCATION CLOUD | FEXLE SERVICES
SALESFORCE EDUCATION CLOUD | FEXLE SERVICES
 
Are Multi-Cloud and Serverless Good or Bad?
Are Multi-Cloud and Serverless Good or Bad?Are Multi-Cloud and Serverless Good or Bad?
Are Multi-Cloud and Serverless Good or Bad?
 
From Family Reminiscence to Scholarly Archive .
From Family Reminiscence to Scholarly Archive .From Family Reminiscence to Scholarly Archive .
From Family Reminiscence to Scholarly Archive .
 
Streamlining Python Development: A Guide to a Modern Project Setup
Streamlining Python Development: A Guide to a Modern Project SetupStreamlining Python Development: A Guide to a Modern Project Setup
Streamlining Python Development: A Guide to a Modern Project Setup
 
How AI, OpenAI, and ChatGPT impact business and software.
How AI, OpenAI, and ChatGPT impact business and software.How AI, OpenAI, and ChatGPT impact business and software.
How AI, OpenAI, and ChatGPT impact business and software.
 
Unraveling Multimodality with Large Language Models.pdf
Unraveling Multimodality with Large Language Models.pdfUnraveling Multimodality with Large Language Models.pdf
Unraveling Multimodality with Large Language Models.pdf
 
The Ultimate Guide to Choosing WordPress Pros and Cons
The Ultimate Guide to Choosing WordPress Pros and ConsThe Ultimate Guide to Choosing WordPress Pros and Cons
The Ultimate Guide to Choosing WordPress Pros and Cons
 
SAP Build Work Zone - Overview L2-L3.pptx
SAP Build Work Zone - Overview L2-L3.pptxSAP Build Work Zone - Overview L2-L3.pptx
SAP Build Work Zone - Overview L2-L3.pptx
 
unit 4 immunoblotting technique complete.pptx
unit 4 immunoblotting technique complete.pptxunit 4 immunoblotting technique complete.pptx
unit 4 immunoblotting technique complete.pptx
 
Hyperautomation and AI/ML: A Strategy for Digital Transformation Success.pdf
Hyperautomation and AI/ML: A Strategy for Digital Transformation Success.pdfHyperautomation and AI/ML: A Strategy for Digital Transformation Success.pdf
Hyperautomation and AI/ML: A Strategy for Digital Transformation Success.pdf
 
What is DBT - The Ultimate Data Build Tool.pdf
What is DBT - The Ultimate Data Build Tool.pdfWhat is DBT - The Ultimate Data Build Tool.pdf
What is DBT - The Ultimate Data Build Tool.pdf
 
Tampa BSides - Chef's Tour of Microsoft Security Adoption Framework (SAF)
Tampa BSides - Chef's Tour of Microsoft Security Adoption Framework (SAF)Tampa BSides - Chef's Tour of Microsoft Security Adoption Framework (SAF)
Tampa BSides - Chef's Tour of Microsoft Security Adoption Framework (SAF)
 
Passkey Providers and Enabling Portability: FIDO Paris Seminar.pptx
Passkey Providers and Enabling Portability: FIDO Paris Seminar.pptxPasskey Providers and Enabling Portability: FIDO Paris Seminar.pptx
Passkey Providers and Enabling Portability: FIDO Paris Seminar.pptx
 
Developer Data Modeling Mistakes: From Postgres to NoSQL
Developer Data Modeling Mistakes: From Postgres to NoSQLDeveloper Data Modeling Mistakes: From Postgres to NoSQL
Developer Data Modeling Mistakes: From Postgres to NoSQL
 
DevoxxFR 2024 Reproducible Builds with Apache Maven
DevoxxFR 2024 Reproducible Builds with Apache MavenDevoxxFR 2024 Reproducible Builds with Apache Maven
DevoxxFR 2024 Reproducible Builds with Apache Maven
 
How to write a Business Continuity Plan
How to write a Business Continuity PlanHow to write a Business Continuity Plan
How to write a Business Continuity Plan
 
Commit 2024 - Secret Management made easy
Commit 2024 - Secret Management made easyCommit 2024 - Secret Management made easy
Commit 2024 - Secret Management made easy
 
Take control of your SAP testing with UiPath Test Suite
Take control of your SAP testing with UiPath Test SuiteTake control of your SAP testing with UiPath Test Suite
Take control of your SAP testing with UiPath Test Suite
 
DMCC Future of Trade Web3 - Special Edition
DMCC Future of Trade Web3 - Special EditionDMCC Future of Trade Web3 - Special Edition
DMCC Future of Trade Web3 - Special Edition
 

Celestial ss

  • 1. SUCCESS STORY Cad E nC E a n d CEl E S T Ia l SEm I C O n dU C T O R Cadence Encounter Platform Helps Celestial develop High-Speed multimedia IC Based on 0.13µm Process “We adopted the Cadence Encounter digital IC design platform for this project. The Cadence Services team gave us key advice on 0.13µm technologies. By learning about and using Cadence technologies, we avoided costly re-spins and shortened the project schedule. We expect to have further collaboration with Cadence in the future.” John A.Thodiyil, Technical Director, Celestial Semiconductor Inc. (Beijing) CoRpoRaTe pRoFile Challenges in CPU, and a narrow time-to-market window, 0.13µm design the Celestial team simply could not afford • Celestial semiconductor develops a long learning curve or multiple iterations. integrated circuits for decoding Celestial Semiconductor Inc. (Beijing) aVs, mpeg2, h.264, and other develops integrated circuits for decoding In 0.13µm designs and below, both IR standards aVS, mPEG2, H.264, and other standards. drop and signal integrity (SI) have great In the past two years, Celestial has devel- impact on the entire design process. design Challenges Even the smallest default will cause chip oped the aVS decoding chip based on • Convert to a 0.13µm process failure. To avoid re-spins, the Celestial China standards as well as the mPEG2 while increasing the frequency decoding chip based on international engineering team needed a wire-centric to 220mhz standards, which have 5m+ gates and methodology to account for the effects of • minimize the impact of iR drop and signal integrity 160mHz in frequency. Both of these chips interconnect across the entire chip—from • Tape out the chip in a very tight have taped out. the very beginning of the design cycle— project schedule complete with power and timing analysis The mPEG2 decoding chip project in and SI prevention and fixing capabilities. CadenCe solUTion particular faced a new set of challenges, such as higher technical requirements • Cadence® encounter ® digitial and a much tighter schedule. To lower managing iR dRop iC design platform the cost, Celestial decided to convert its Cadence VoltageStorm Power analysis, CadenCe pRodUCTs 0.18µm process to a 0.13µm process, and a key technology in the Cadence and seRViCes Encounter digital IC design platform, then increased the frequency to 220mHz. • soC encounter™ RTl-to-gdsii system delivers leading-edge power and power With the Celestial back-end team’s limited • Voltagestorm® power analysis rail analysis. By adopting VoltageStorm experience in 0.13µm process design, • encounter Timing system the inherent complexity of completing a technology, Celestial designers benefited • Cadence services 220mHz design by embedded application from accurate instance-based power calculation and IR drop impact on the IC.
  • 2. This data also played an important role in aChieVing Timing the design of power rail routing and the ClosURe in 220mhz number of power I/Os. VoltageStorm mode technology helped Celestial keep the total IR drop to less than 5%. as Celestial shifted to the 0.13µm pro- cess, it became more difficult to achieve the 220mHz design. On this front, the addRessing si issUes Cadence SoC Encounter RTl-to-GdSII For 0.13µm technology, crosstalk analysis System played an important role. By is crucial. Cadence Encounter Timing optimizing the interconnect and setting System offers a consistent, integrated up regions in key paths, the SoC Encounter static timing analysis (STa) environment system made it possible for the Celestial for place-and-route optimization and team to achieve timing closure. signoff verification. It combines the CeltIC® nanometer delay Calculator’s “We adopted the Cadence Encounter production-proven SI analysis capabilities digital IC design platform for this project. with Cadence technologies for timing and The Cadence Services team gave us key power analysis, delay calculation, advanced advice on 0.13µm technologies. By learning modeling, and global timing debug. about and using Cadence technologies, Celestial adopted Encounter Timing we avoided costly re-spins and shortened System to analyze both the impact of the project schedule,” explained John crosstalk on timing and of glitch on logic. a. Thodiyil, Technical director at Celestial. Using Encounter Timing System enabled “We expect to have further collaboration the Celestial design team to avoid with Cadence in the future.” uncontrollable errors in post-routing analysis. For more information about these and other products contact: info@cadence.com or log on to: www.cadence.com © 2007 Cadence design systems, inc. all rights reserved. Cadence, CeltiC, encounder, and Voltagestorm are registered trademarks and the Cadence logo and soC encounter are trademarks of Cadence design systems, inc. all others are properties of their respective holders. 7415 04/07 mK/Fld/Ja/pdF