SlideShare a Scribd company logo
1 of 6
Download to read offline
IOSR Journal of VLSI and Signal Processing (IOSR-JVSP)
e-ISSN: 2319 – 4200, p-ISSN No. : 2319 – 4197 Volume 1, Issue 6 (Mar. - Apr 2013), PP 01-06
www.iosrjournals.org
www.iosrjournals.org 1 | Page
Design and Analysis of Johnson Counter Using Finfet Technology
Myneni Jahnavi1
, S.Asha Latha2
, T.Ravi3
, E.Logashanmugam4
1
(M.Tech-VLSI design ,Department of ECE, Sathyabama University, Chennai -119,India)
2
(Asst.Professor, Department of ECE, Sathyabama University, Chennai -119, India)
3
(Asst.Professor, Department of ECE, Sathyabama University, Chennai -119, India)
4
(Professor & Head, Department of ECE, Sathyabama University, Chennai -119, India)
Abstract : Conventional CMOS technology's performance deteriorates due to increased short channel effects.
Double-gate (DG) FinFETs has better short channel effects performance compared to the conventional CMOS
and stimulates technology scaling. The main drawback of using CMOS transistors are high power consumption
and high leakage current. Fin-type field-effect transistors (FinFETs) are promising substitutes for bulk CMOS
in nano- scale circuits.FinFET, which is a double-gate field effect transistor (DGFET), is more versatile than
traditional single-gate field effect transistors because it has two gates that can be controlled independently.
Usually, the second gate of FinFET transistors is used to dynamically control the threshold voltage of the first
gate in order to improve the performance and reduce leakage power. In this paper, we proposes a synchronous
johnson counter by using FinFET Technology.FinFET logic implementation has significant advantages over
static CMOS logic in terms of power consumption. The proposed counter was fabricated in 16nm FinFET
technology in HSPICE.
Keywords – CMOS, Scaling, FinFET, Low Power Design, SET
I. Introduction
Steady miniaturization of transistors with each new generation of bulk CMOS technology has yielded
continual improvement in the performance of digital circuits.In the case of non portable devices, power
consumption is also very important because of the increased in packaging density and cooling costs as well as
potential reliability problems. Thus, power efficiency has increased importance, to meet the performance
requirements of VLSI.The scaling of bulk CMOS, in fact faces significant challenges in the future due to
fundamental material and process technology limits [1].Short channel effects such as sub-threshold and gate-
dielectric leakages in conventional CMOS devices are primary limiters for scaling. Novel device architectures
are therefore, necessary to continue reaping the benefits of scaling to very short gate lengths beyond 10nm.
Double-gate CMOS (DGCMOS) devices offer an attractive alternative to other structures such as ultra-thin
body (UTB) or conventional bulk CMOS in terms of performance and control of short-channel effects.
The emergence of FinFET provides a promising solution. FinFET, a double-gate device in which a
second gate is added opposite to the traditional (first) gate, has long been recognized for its potential to better
control short-channel effects.The additional back gate of FinFETs gives circuit designers many options. It can
serve as a secondary gate that enhances the performance of the front (first) gate. For example, if the front gate
voltage is VDD (transistor is ON) the back gate can be biased to VDD to provide bigger current drive, which
reduces transistor delay. If the front gate voltage is 0 (transistor is OFF), the back gate can be biased to 0, which
raises the threshold voltage of the front gate and reduces the leakage current. This can be achieved by simply
tying the front gate and the back gate together[3]. Fin-FETs are predicted as one of the best possible candidates
to replace the bulk MOSFETs beyond 32nm regime due to their improved subthreshold slope, reduced leakage
current, better short-channel performance, and Compatible process flow with existing CMOS technologies.It has
been shown that such a device has a very high potential for analog applications due to its high value of early
voltage and, hence, a large intrinsic gain [4].
II. FinFET Structure
Double-gate devices have been used in a variety of innovative ways in digital and analog circuit
designs. DG devices with independent gates (separate contacts to back and front gates) have been recently
developed. In the context of digital logic design, the ability to independently control the two gates of a DG-FET
has been utilized chiefly in two ways: by merging pairs of parallel transistors to reduce circuit area and
capacitance, and the next way through the use of a back-gate voltage bias to modulate transistor threshold
voltage. A parallel transistor pair consists of two transistors with their source and drain terminals tied together.
In Double-gate (DG) FinFETs, the second gate is added opposite the traditional (first) gate, which have been
recognized for their potential to better control short-channel effects (SCEs) and as well as to control leakage
current.The structure of the FinFET is shown in the Fig.1.
Design And Analysis Of Johnson Counter Using Finfet Technology
www.iosrjournals.org 2 | Page
Fig 1.FINFET Structure
The two gates for FinFETs provide effective control of the short-channel effects without aggressively scaling
down the gate-oxide thickness and increasing the channel doping density. The separate biasing in DG device
easily provides multiple threshold voltages. It can also be exploited to reduce the number of transistors for
implementing logic functions [5].
Fig 2. FinFET manufacturing process flow
1.1 Process Flow
The process flow is summarized in Figure 2. It involves the following basic steps: (i) Etching of Si fins
out of the silicon layer of an SOI wafer, (ii) Gate formation around the fin, forming the front and back gates and
(iii) spacer formation followed by S/D implantation. As we can see from Figure 1, the height of the silicon fin
defines the transistor width. The thickness of the fin,on the other hand, defines the control of the back gate on
the channel and hence the short channel behavior of the device.Silicon films on SOI wafers are used to define
the fins and hence,the height of the fin is effectively constant for all transistors [2].
1.2 Device-Width Quantization
Each fin provides 2H of device width, where H is the height of the fin. The size of each fin also
determines the increments in device widths available to the circuit designer. In planar devices, the device width
quanta are dictated by the grid step size in the design database employed. This relatively unconstrained selection
of device width allows designers to choose appropriate ratios of N-MOSFET and P-MOSFETdevices to achieve
desired tradeoffs in performance, power, and robustness. Owing to the quantization constraint, it is much more
difficult to achieve the required beta ratios in FinFETs [2].
Design And Analysis Of Johnson Counter Using Finfet Technology
www.iosrjournals.org 3 | Page
III. SET D Flip flop
The proposed SET D flip-flop is illustrated in figure 3. When the clock is high, CLK signal is at logic
level high and CLKB is at logic level low. In this state, the Master latch consisting of one pass transistor PT1
and inverter I1 is functional and the inverse of data at input D is stored to an intermediate node. When the clock
is at logic level low, CLK signal is at logic level low and CLKB is at logic level high. In this state, the Slave
latch consisting of pass transistor PT2 and a regenerative feedback loop consists of one pass transistor PT3
becomes functional and produces Q and QB after two inversions.The flip-flop as shown above in figure 3 is a
negative edge triggered SETFF.
Fig 3.SG-FINFET SET D Flip flop implementation
The regenerative feedback loop that used in the design advantageously serves as even if the clock is stopped
(permanently grounded) the proposed circuit is able to maintain the logic levels at Q and QB which proves the
fact that the proposed SET is static in nature. The main advantage of the circuit is the reduced transistor count,
which is only nine that is less than existing flip flop.So power is also reduced merely. Hence, it can be used to
increase the chip density while maintaining a lower manufacturing cost at the same time. Moreover, the circuit
can be made to function dynamically by merely removing the pass transistor from the regenerative feedback
loop of the proposed design with only eight transistors. Since, we have used only N type FINFET transistors in
the forward path, the design can be suitably used for high frequency applications and is easily portable to lower
technologies.
IV. Design of Johnson Counter
Counters are usually suffer problem of power consumption because they are designed with conventional
D,T or JK flip flops. They are not only increase power consumption but also design complexity is more. By
choosing the flip flop with low power consumption makes the design power efficient. The johnson counter
consists of four stages of cascaded D registers. The D register design has been implemented using CMOS
inverter and two D latch with one clock and one input. Since it is synchronous counter clock input is applied to
all flip flops simultaneously. A Johnson counter or switch tail ring counter, is a counter, where the inverted
output from the last flip flop is fed back as an input to the first flip flop. Johnson counter, whose sequence length
is equal to twice the length of the d flip flops in the counter. These counters find different applications like
decoding, phase waveform generation etc. They can be implemented easily using D- or JK-type flip-flops. The 4
bit synchronous Johnson counter i.e shown in figure 2 is designed by using four SET D flip flops represented in
figure 1 and figure 2.
Fig 4.Johnson counter
Design And Analysis Of Johnson Counter Using Finfet Technology
www.iosrjournals.org 4 | Page
In this counter, inversion of Q is fed back to input D causes the counter to "count" in a different way.
Generally 4-bit Johnson counter passes four logic 0s and then four logic 1s thereby producing an 8-bit sequence
pattern i.e., 1000, 1100, 1110, 1111, 0111, 0011, 0001, 0000 and this is shown in the following table1 below.
Table1. Truth Table for a 4-bit Johnson Counter
Clock Pulse No FFA FFB FFC FFD
0 0 0 0 0
1 1 0 0 0
2 1 1 0 0
3 1 1 1 0
4 1 1 1 1
5 0 1 1 1
6 0 0 1 1
7 0 0 0 1
To enable the counter according to desired Sequence shown in table 1, first it is necessary to clear all the
flipflops.Initially QD is „0 and QDbar is „1‟.The first clock shifts three 0s from (QA QB QC) to the right into
(QB QC QD).After three clock pulses we have all 1s.So the output of last flip flop i.e QD is „1‟ and QDbar is
„0‟.Thus we start shifting 1s to that right, replacing the zeros. Because of implementing the Johnson counter
with proposed SET D Flip flop the power consumption is substantially reduced, the comparison results shown in
section V.
V. Simulation Results
The design is implemented using HSPICE and the circuits are simulated using 16nm technology. The
waveform of the SET DFF and Johnson counter using SET DFF are shown in fig 5 and fig 6.
Fig 5. SG-Finfet SET D Flip flop
Fig 6.Johnson counter
Design And Analysis Of Johnson Counter Using Finfet Technology
www.iosrjournals.org 5 | Page
Table 2.Comparison Table
Design
Parameters
No of
Transistors
Avg
Power
(µW)
Operating
Frequency
Operating
Voltage
Flip flop 500MHz 0.85V 9 0.065
Counter 500MHz 0.85V 60 0.201
VI. Conclusion
This paper concludes that synchronous Johnson counter is implemented by FINFET 16nm technology using
HSPICE . FinFET not only has superior performance over bulk silicon MOSFET, but also it is novel technology
over bulk silicon MOSFET as the dominant transistor choice for sub micron technology. FinFET is equivalent to
two MOSFETs operating in parallel. FinFET logic circuits achieve significant area and power reduction without
transistor scaling.
References
[1] Anish Muttreja, Niket Agarwal and Niraj K. Jha,Dept. Of Electrical Engineering, Princeton University, Princeton, NJ
08544“CMOS Logic Design with Independent-gate FinFETs”.
[2] Farhana Sheikh, Vidya Varadarajan, “The Impact of Device-Width Quantization on Digital Circuit Design Using FinFET
Structures”, EE 241 SPRING 2004.
[3] Michael C. Wang , “Independent Gate FinFET Circuit Design Methodology”, IAENG International Journal of Computer Science,
37:1, IJCS_37_1_06.
[4] Varun P. Gopi and V. Sureshbabu,”Independently driven double gate FinFET scalable to 10nm” , 10th National Conference on
Technological Trends (NCTT09) Nov2009.
[5] Nirmal,Vijaya kumar, Samjabaraj, Nirmal et al, ,” Nand gate using finfet for nanoscale technology”, International Journal of
Engineering Science and Technology Vol. 2(5), 2010, 1351-1358”.
[6] Imran Ahmed Khan,Mizra Tariq Beg,”Comparitive analysis of low power master slave single edge triggered flip flops”,World
applied sciences journal 16(special issue on recent trends on VLSI Design) 15-21,2012
[7] V Narendar,Wanjul Dattatray,R Sanjeev Rai,R. A.Mishra,” Design of High-performance Digital Logic Circuits based on FinFET
Technology”, International Journal of Computer Applications (0975 – 8887) Volume 4,1– No.20, March 2012.
[8] Michael C. Wang, Low Power, Area Efficient FinFET Circuit Design, Proceedings of the World Congress of Engineering
and Computer Science 2009 Vol I,WCECS 2009, October 20-22, 2009, San Francisco, USA.
[9] Sherif A.Tawfik, VolkanKursun, “FinFET domino logic with independent gate keepers”, Microelectronics Journal.
[10] Vladimir Stojanovic,Vojin G.Oklobdzija,”Comparitive analysis of master-slave latches and flip flops for high performance and low
power systems”,IEEE Journal of Solid state circuits,vol 34,no.4,APRIL.
[11] Simmy Hirkaney, Sandip Nemade, Vikash Gupta “Power Efficient Design of counter on 0.12 micron technology”.
[12] Manoj sharma, Dr Arti Noor SoE, ,Shatish Chandra, Tiwari,Kunwar Singh,”An Area and Power Efficient design of Single Edge
Triggered D-Flip Flop”, 2009 International Conference on Advances in Recent Technologies in Communication and Computing.
[13] Yu-Min Kuo,Shih-Hung Weng Shih-Chieh Chang , “A Novel Sequential Circuit Optimization with Clock Gating Logic”.
[14] Abhilasha.K.G.Sharma,Tripti Sharma,Prof.B.P.Singh,”Optimum design of D Latch for low power applications”,IOSR Journal of
Engineering,Apr 2012,vol 2(4)
[15] Kunwar Singh,Satish Chandra, Tiwari Maneesha Gupta, “A High Performance FlipFlop for Low Power Low Voltage Systems”
,978-1-4673-0126-8/11/$26.00_c 2011, IEEE.
M.Jahnavi was born in Vijayawada on 3rd June 1989. She received his Bachelor Degree in Electronics and
Instrumentation Engineering, from JNTU University, Kakinada, Andhra Pradesh.,India in the year 2010. Currently
she is doing M.TECH., VLSI DESIGN in Sathyabama University,Chennai,Tamil Nadu,India.
S.Asha Latha was born in Chennai, Tamilnadu, India in 1983. She received her Bachelor Degree in Electrical and
Communication Engineering from Bharathidasan University in the year 2004, Master Degree in VLSI DESIGN
from Bharath Institute of Higher Education & Research Deemed University in the year 2006. Currently she is doing
Ph.D in Sathyabama University. she is working as Assistant Professor in Department of ECE in Sathyabama
University. Her interested areas of research are Wireless Sensor Networks, Cryptography, Nano Electronics, VLSI
Design.
Design And Analysis Of Johnson Counter Using Finfet Technology
www.iosrjournals.org 6 | Page
T.Ravi was born in Namakkal, Tamilnadu, India in 1978. He received his Bachelor Degree in Electrical and
Electronics Engineering from Madurai Kamaraj University in the year 2001, Master Degree in Applied Electronics
from Sathyabama Deemed University in the year 2004. Currently he is doing Ph.D in Sathyabama University. He is
working as Assistant Professor in Department of ECE in Sathyabama University. His interested areas of research
are Nano Electronics, VLSI Design, Low Power VLSI Design and Mixed Signal circuits. He has Research
publications in National / International Journals /Conferences. He is a member of VLSI Society of India.
Dr.E.Logashanmugam was born in Madurai, Tamilnadu, India in 1969. He received his Bachelor Degree in
Electronics and Communication Engineering from Madurai Kamaraj University in the year 1991, Master Degree in
Electronics Engineering from Anna University, Chennai in the year 2001 and Ph.D., from Sathyabama University,
Chennai, in the year 2009. His interested areas of research are VLSI Design, Nano Electronics, Image Processing
and Cryptography. He has 60 Research publications in National / International Journals / Conferences to his credit.
He has 22 years of experience in teaching and presently working as Head of Department , ECE, Sathyabama
University, Chennai, Tamilnadu, India. He is a member of ISTE and IEEE.

More Related Content

What's hot

Modified Gate Diffusion Input-MGDI
Modified Gate Diffusion Input-MGDIModified Gate Diffusion Input-MGDI
Modified Gate Diffusion Input-MGDIshubham jha
 
MOS and BiCMOS Circuit design Process
MOS and BiCMOS Circuit design ProcessMOS and BiCMOS Circuit design Process
MOS and BiCMOS Circuit design ProcessDr.YNM
 
Low insertion loss of surface mount device low pass filter at 700 MHz
Low insertion loss of surface mount device low pass filter at 700 MHzLow insertion loss of surface mount device low pass filter at 700 MHz
Low insertion loss of surface mount device low pass filter at 700 MHzjournalBEEI
 
Iaetsd vlsi architecture of fm0 manchester encoding using sols technique for ...
Iaetsd vlsi architecture of fm0 manchester encoding using sols technique for ...Iaetsd vlsi architecture of fm0 manchester encoding using sols technique for ...
Iaetsd vlsi architecture of fm0 manchester encoding using sols technique for ...Iaetsd Iaetsd
 
Cq4301536541
Cq4301536541Cq4301536541
Cq4301536541IJERA Editor
 
Is3515091514
Is3515091514Is3515091514
Is3515091514IJERA Editor
 
DESIGN AND PERFORMANCE ANALYSIS OF HYBRID ADDERS FOR HIGH SPEED ARITHMETIC CI...
DESIGN AND PERFORMANCE ANALYSIS OF HYBRID ADDERS FOR HIGH SPEED ARITHMETIC CI...DESIGN AND PERFORMANCE ANALYSIS OF HYBRID ADDERS FOR HIGH SPEED ARITHMETIC CI...
DESIGN AND PERFORMANCE ANALYSIS OF HYBRID ADDERS FOR HIGH SPEED ARITHMETIC CI...VLSICS Design
 
Design procedures of bipolar low noise amplifier at radio frequency using s p...
Design procedures of bipolar low noise amplifier at radio frequency using s p...Design procedures of bipolar low noise amplifier at radio frequency using s p...
Design procedures of bipolar low noise amplifier at radio frequency using s p...mohamed albanna
 
Energy Efficient and Process Tolerant Full Adder in Technologies beyond CMOS
Energy Efficient and Process Tolerant Full Adder in Technologies beyond CMOSEnergy Efficient and Process Tolerant Full Adder in Technologies beyond CMOS
Energy Efficient and Process Tolerant Full Adder in Technologies beyond CMOSIDES Editor
 
Performance Comparison of RF CMOS Low Noise Amplifiers in 0.18-µm technology ...
Performance Comparison of RF CMOS Low Noise Amplifiers in 0.18-µm technology ...Performance Comparison of RF CMOS Low Noise Amplifiers in 0.18-µm technology ...
Performance Comparison of RF CMOS Low Noise Amplifiers in 0.18-µm technology ...VLSICS Design
 
Implementationof Reconfigurable Architecture For Generic OFDM Modulator (Hybr...
Implementationof Reconfigurable Architecture For Generic OFDM Modulator (Hybr...Implementationof Reconfigurable Architecture For Generic OFDM Modulator (Hybr...
Implementationof Reconfigurable Architecture For Generic OFDM Modulator (Hybr...IJERA Editor
 
DC performance analysis of a 20nm gate length n-type Silicon GAA junctionless...
DC performance analysis of a 20nm gate length n-type Silicon GAA junctionless...DC performance analysis of a 20nm gate length n-type Silicon GAA junctionless...
DC performance analysis of a 20nm gate length n-type Silicon GAA junctionless...IJECEIAES
 

What's hot (17)

Modified Gate Diffusion Input-MGDI
Modified Gate Diffusion Input-MGDIModified Gate Diffusion Input-MGDI
Modified Gate Diffusion Input-MGDI
 
MOS and BiCMOS Circuit design Process
MOS and BiCMOS Circuit design ProcessMOS and BiCMOS Circuit design Process
MOS and BiCMOS Circuit design Process
 
Low insertion loss of surface mount device low pass filter at 700 MHz
Low insertion loss of surface mount device low pass filter at 700 MHzLow insertion loss of surface mount device low pass filter at 700 MHz
Low insertion loss of surface mount device low pass filter at 700 MHz
 
K010346973
K010346973K010346973
K010346973
 
Iaetsd vlsi architecture of fm0 manchester encoding using sols technique for ...
Iaetsd vlsi architecture of fm0 manchester encoding using sols technique for ...Iaetsd vlsi architecture of fm0 manchester encoding using sols technique for ...
Iaetsd vlsi architecture of fm0 manchester encoding using sols technique for ...
 
Cq4301536541
Cq4301536541Cq4301536541
Cq4301536541
 
Is3515091514
Is3515091514Is3515091514
Is3515091514
 
DESIGN AND PERFORMANCE ANALYSIS OF HYBRID ADDERS FOR HIGH SPEED ARITHMETIC CI...
DESIGN AND PERFORMANCE ANALYSIS OF HYBRID ADDERS FOR HIGH SPEED ARITHMETIC CI...DESIGN AND PERFORMANCE ANALYSIS OF HYBRID ADDERS FOR HIGH SPEED ARITHMETIC CI...
DESIGN AND PERFORMANCE ANALYSIS OF HYBRID ADDERS FOR HIGH SPEED ARITHMETIC CI...
 
Design procedures of bipolar low noise amplifier at radio frequency using s p...
Design procedures of bipolar low noise amplifier at radio frequency using s p...Design procedures of bipolar low noise amplifier at radio frequency using s p...
Design procedures of bipolar low noise amplifier at radio frequency using s p...
 
ICIECA 2014 Paper 24
ICIECA 2014 Paper 24ICIECA 2014 Paper 24
ICIECA 2014 Paper 24
 
Energy Efficient and Process Tolerant Full Adder in Technologies beyond CMOS
Energy Efficient and Process Tolerant Full Adder in Technologies beyond CMOSEnergy Efficient and Process Tolerant Full Adder in Technologies beyond CMOS
Energy Efficient and Process Tolerant Full Adder in Technologies beyond CMOS
 
Performance Comparison of RF CMOS Low Noise Amplifiers in 0.18-µm technology ...
Performance Comparison of RF CMOS Low Noise Amplifiers in 0.18-µm technology ...Performance Comparison of RF CMOS Low Noise Amplifiers in 0.18-µm technology ...
Performance Comparison of RF CMOS Low Noise Amplifiers in 0.18-µm technology ...
 
Df34655661
Df34655661Df34655661
Df34655661
 
Implementationof Reconfigurable Architecture For Generic OFDM Modulator (Hybr...
Implementationof Reconfigurable Architecture For Generic OFDM Modulator (Hybr...Implementationof Reconfigurable Architecture For Generic OFDM Modulator (Hybr...
Implementationof Reconfigurable Architecture For Generic OFDM Modulator (Hybr...
 
Ch33509513
Ch33509513Ch33509513
Ch33509513
 
DC performance analysis of a 20nm gate length n-type Silicon GAA junctionless...
DC performance analysis of a 20nm gate length n-type Silicon GAA junctionless...DC performance analysis of a 20nm gate length n-type Silicon GAA junctionless...
DC performance analysis of a 20nm gate length n-type Silicon GAA junctionless...
 
D031201021027
D031201021027D031201021027
D031201021027
 

Viewers also liked

A Study on Recent Trends and Developments in Intrusion Detection System
A Study on Recent Trends and Developments in Intrusion Detection SystemA Study on Recent Trends and Developments in Intrusion Detection System
A Study on Recent Trends and Developments in Intrusion Detection SystemIOSR Journals
 
Usage and Research Challenges in the Area of Frequent Pattern in Data Mining
Usage and Research Challenges in the Area of Frequent Pattern in Data MiningUsage and Research Challenges in the Area of Frequent Pattern in Data Mining
Usage and Research Challenges in the Area of Frequent Pattern in Data MiningIOSR Journals
 
Security Threat Solution over Single Cloud To Multi-Cloud Using DepSky Model
Security Threat Solution over Single Cloud To Multi-Cloud Using DepSky ModelSecurity Threat Solution over Single Cloud To Multi-Cloud Using DepSky Model
Security Threat Solution over Single Cloud To Multi-Cloud Using DepSky ModelIOSR Journals
 
Modified One Cycle Controlled Scheme for Single-Phase Grid Connected Pv-Fc Hy...
Modified One Cycle Controlled Scheme for Single-Phase Grid Connected Pv-Fc Hy...Modified One Cycle Controlled Scheme for Single-Phase Grid Connected Pv-Fc Hy...
Modified One Cycle Controlled Scheme for Single-Phase Grid Connected Pv-Fc Hy...IOSR Journals
 
Multidirectional Product Support System for Decision Making In Textile Indust...
Multidirectional Product Support System for Decision Making In Textile Indust...Multidirectional Product Support System for Decision Making In Textile Indust...
Multidirectional Product Support System for Decision Making In Textile Indust...IOSR Journals
 
Developing secure software using Aspect oriented programming
Developing secure software using Aspect oriented programmingDeveloping secure software using Aspect oriented programming
Developing secure software using Aspect oriented programmingIOSR Journals
 
Medical Image Processing in Nuclear Medicine and Bone Arthroplasty
Medical Image Processing in Nuclear Medicine and Bone ArthroplastyMedical Image Processing in Nuclear Medicine and Bone Arthroplasty
Medical Image Processing in Nuclear Medicine and Bone ArthroplastyIOSR Journals
 
Paralyzing Bioinformatics Applications Using Conducive Hadoop Cluster
Paralyzing Bioinformatics Applications Using Conducive Hadoop ClusterParalyzing Bioinformatics Applications Using Conducive Hadoop Cluster
Paralyzing Bioinformatics Applications Using Conducive Hadoop ClusterIOSR Journals
 
A Study on Optimization of Top-k Queries in Relational Databases
A Study on Optimization of Top-k Queries in Relational DatabasesA Study on Optimization of Top-k Queries in Relational Databases
A Study on Optimization of Top-k Queries in Relational DatabasesIOSR Journals
 
Tariff Setting In the Indian Power Sector-An Overview
Tariff Setting In the Indian Power Sector-An OverviewTariff Setting In the Indian Power Sector-An Overview
Tariff Setting In the Indian Power Sector-An OverviewIOSR Journals
 
Smart Way to Track the Location in Android Operating System
Smart Way to Track the Location in Android Operating SystemSmart Way to Track the Location in Android Operating System
Smart Way to Track the Location in Android Operating SystemIOSR Journals
 
Relational Analysis of Software Developer’s Quality Assures
Relational Analysis of Software Developer’s Quality AssuresRelational Analysis of Software Developer’s Quality Assures
Relational Analysis of Software Developer’s Quality AssuresIOSR Journals
 
Area Optimized Implementation For Mips Processor
Area Optimized Implementation For Mips ProcessorArea Optimized Implementation For Mips Processor
Area Optimized Implementation For Mips ProcessorIOSR Journals
 
College Collaboration Portal with Training and Placement
College Collaboration Portal with Training and PlacementCollege Collaboration Portal with Training and Placement
College Collaboration Portal with Training and PlacementIOSR Journals
 
Multilevel Privacy Preserving by Linear and Non Linear Data Distortion
Multilevel Privacy Preserving by Linear and Non Linear Data DistortionMultilevel Privacy Preserving by Linear and Non Linear Data Distortion
Multilevel Privacy Preserving by Linear and Non Linear Data DistortionIOSR Journals
 

Viewers also liked (20)

A Study on Recent Trends and Developments in Intrusion Detection System
A Study on Recent Trends and Developments in Intrusion Detection SystemA Study on Recent Trends and Developments in Intrusion Detection System
A Study on Recent Trends and Developments in Intrusion Detection System
 
Usage and Research Challenges in the Area of Frequent Pattern in Data Mining
Usage and Research Challenges in the Area of Frequent Pattern in Data MiningUsage and Research Challenges in the Area of Frequent Pattern in Data Mining
Usage and Research Challenges in the Area of Frequent Pattern in Data Mining
 
Security Threat Solution over Single Cloud To Multi-Cloud Using DepSky Model
Security Threat Solution over Single Cloud To Multi-Cloud Using DepSky ModelSecurity Threat Solution over Single Cloud To Multi-Cloud Using DepSky Model
Security Threat Solution over Single Cloud To Multi-Cloud Using DepSky Model
 
Modified One Cycle Controlled Scheme for Single-Phase Grid Connected Pv-Fc Hy...
Modified One Cycle Controlled Scheme for Single-Phase Grid Connected Pv-Fc Hy...Modified One Cycle Controlled Scheme for Single-Phase Grid Connected Pv-Fc Hy...
Modified One Cycle Controlled Scheme for Single-Phase Grid Connected Pv-Fc Hy...
 
Multidirectional Product Support System for Decision Making In Textile Indust...
Multidirectional Product Support System for Decision Making In Textile Indust...Multidirectional Product Support System for Decision Making In Textile Indust...
Multidirectional Product Support System for Decision Making In Textile Indust...
 
Developing secure software using Aspect oriented programming
Developing secure software using Aspect oriented programmingDeveloping secure software using Aspect oriented programming
Developing secure software using Aspect oriented programming
 
J017166469
J017166469J017166469
J017166469
 
Medical Image Processing in Nuclear Medicine and Bone Arthroplasty
Medical Image Processing in Nuclear Medicine and Bone ArthroplastyMedical Image Processing in Nuclear Medicine and Bone Arthroplasty
Medical Image Processing in Nuclear Medicine and Bone Arthroplasty
 
B012472931
B012472931B012472931
B012472931
 
Paralyzing Bioinformatics Applications Using Conducive Hadoop Cluster
Paralyzing Bioinformatics Applications Using Conducive Hadoop ClusterParalyzing Bioinformatics Applications Using Conducive Hadoop Cluster
Paralyzing Bioinformatics Applications Using Conducive Hadoop Cluster
 
K017357681
K017357681K017357681
K017357681
 
A Study on Optimization of Top-k Queries in Relational Databases
A Study on Optimization of Top-k Queries in Relational DatabasesA Study on Optimization of Top-k Queries in Relational Databases
A Study on Optimization of Top-k Queries in Relational Databases
 
Tariff Setting In the Indian Power Sector-An Overview
Tariff Setting In the Indian Power Sector-An OverviewTariff Setting In the Indian Power Sector-An Overview
Tariff Setting In the Indian Power Sector-An Overview
 
C0161018
C0161018C0161018
C0161018
 
Smart Way to Track the Location in Android Operating System
Smart Way to Track the Location in Android Operating SystemSmart Way to Track the Location in Android Operating System
Smart Way to Track the Location in Android Operating System
 
Relational Analysis of Software Developer’s Quality Assures
Relational Analysis of Software Developer’s Quality AssuresRelational Analysis of Software Developer’s Quality Assures
Relational Analysis of Software Developer’s Quality Assures
 
Area Optimized Implementation For Mips Processor
Area Optimized Implementation For Mips ProcessorArea Optimized Implementation For Mips Processor
Area Optimized Implementation For Mips Processor
 
College Collaboration Portal with Training and Placement
College Collaboration Portal with Training and PlacementCollege Collaboration Portal with Training and Placement
College Collaboration Portal with Training and Placement
 
Multilevel Privacy Preserving by Linear and Non Linear Data Distortion
Multilevel Privacy Preserving by Linear and Non Linear Data DistortionMultilevel Privacy Preserving by Linear and Non Linear Data Distortion
Multilevel Privacy Preserving by Linear and Non Linear Data Distortion
 
G1803044045
G1803044045G1803044045
G1803044045
 

Similar to Segmentation of Overlapped and Touching Human Chromosome images

Design and analysis of cntfet based d flip flop
Design and analysis of cntfet based d flip flopDesign and analysis of cntfet based d flip flop
Design and analysis of cntfet based d flip flopIAEME Publication
 
Design and analysis of cntfet based d flip flop
Design and analysis of cntfet based d flip flopDesign and analysis of cntfet based d flip flop
Design and analysis of cntfet based d flip flopIAEME Publication
 
Analysis of FinFET based Low Power SRAM Cell
Analysis of FinFET based Low Power SRAM CellAnalysis of FinFET based Low Power SRAM Cell
Analysis of FinFET based Low Power SRAM Cellijsrd.com
 
A Noise Tolerant and Low Power Dynamic Logic Circuit Using Finfet Technology
A Noise Tolerant and Low Power Dynamic Logic Circuit Using Finfet TechnologyA Noise Tolerant and Low Power Dynamic Logic Circuit Using Finfet Technology
A Noise Tolerant and Low Power Dynamic Logic Circuit Using Finfet TechnologyIJERA Editor
 
Analysis of FinFET and CNTFET based HybridCMOS Full Adder Circuit
Analysis of FinFET and CNTFET based HybridCMOS Full Adder CircuitAnalysis of FinFET and CNTFET based HybridCMOS Full Adder Circuit
Analysis of FinFET and CNTFET based HybridCMOS Full Adder CircuitIRJET Journal
 
Kg3418451855
Kg3418451855Kg3418451855
Kg3418451855IJERA Editor
 
A Low power and area efficient CLA adder design using Full swing GDI technique
A Low power and area efficient CLA adder design using Full swing GDI techniqueA Low power and area efficient CLA adder design using Full swing GDI technique
A Low power and area efficient CLA adder design using Full swing GDI techniqueIJERA Editor
 
Fin Fet Technology by SAMRA
Fin Fet  Technology by SAMRAFin Fet  Technology by SAMRA
Fin Fet Technology by SAMRABal Partap Singh
 
IMPACT OF DEVICE PARAMETERS OF TRIPLE GATE SOI-FINFET ON THE PERFORMANCE OF C...
IMPACT OF DEVICE PARAMETERS OF TRIPLE GATE SOI-FINFET ON THE PERFORMANCE OF C...IMPACT OF DEVICE PARAMETERS OF TRIPLE GATE SOI-FINFET ON THE PERFORMANCE OF C...
IMPACT OF DEVICE PARAMETERS OF TRIPLE GATE SOI-FINFET ON THE PERFORMANCE OF C...VLSICS Design
 
A Survey on Architectural Modifications for Improving Performances of Devices...
A Survey on Architectural Modifications for Improving Performances of Devices...A Survey on Architectural Modifications for Improving Performances of Devices...
A Survey on Architectural Modifications for Improving Performances of Devices...IRJET Journal
 
FINfet.pptx
FINfet.pptxFINfet.pptx
FINfet.pptxSivaGovind2
 
Group 1_FinFET Final.pptx
Group 1_FinFET Final.pptxGroup 1_FinFET Final.pptx
Group 1_FinFET Final.pptxPrashantKashyap83
 
Area Efficient Pulsed Clocks & Pulsed Latches on Shift Register Tanner
Area Efficient Pulsed Clocks & Pulsed Latches on Shift Register TannerArea Efficient Pulsed Clocks & Pulsed Latches on Shift Register Tanner
Area Efficient Pulsed Clocks & Pulsed Latches on Shift Register TannerIJMTST Journal
 
HIGH SPEED MULTIPLE VALUED LOGIC FULL ADDER USING CARBON NANO TUBE FIELD EFFE...
HIGH SPEED MULTIPLE VALUED LOGIC FULL ADDER USING CARBON NANO TUBE FIELD EFFE...HIGH SPEED MULTIPLE VALUED LOGIC FULL ADDER USING CARBON NANO TUBE FIELD EFFE...
HIGH SPEED MULTIPLE VALUED LOGIC FULL ADDER USING CARBON NANO TUBE FIELD EFFE...VLSICS Design
 
Extremely Low Power FIR Filter for a Smart Dust Sensor Module
Extremely Low Power FIR Filter for a Smart Dust Sensor ModuleExtremely Low Power FIR Filter for a Smart Dust Sensor Module
Extremely Low Power FIR Filter for a Smart Dust Sensor ModuleCSCJournals
 
Physical Scaling Limits of FinFET Structure: A Simulation Study
Physical Scaling Limits of FinFET Structure: A Simulation StudyPhysical Scaling Limits of FinFET Structure: A Simulation Study
Physical Scaling Limits of FinFET Structure: A Simulation StudyVLSICS Design
 
Physical Scaling Limits of FinFET Structure: A Simulation Study
Physical Scaling Limits of FinFET Structure: A Simulation StudyPhysical Scaling Limits of FinFET Structure: A Simulation Study
Physical Scaling Limits of FinFET Structure: A Simulation StudyVLSICS Design
 
A Low Power High Bandwidth Four Quadrant Analog Multiplier in 32 NM CNFET Tec...
A Low Power High Bandwidth Four Quadrant Analog Multiplier in 32 NM CNFET Tec...A Low Power High Bandwidth Four Quadrant Analog Multiplier in 32 NM CNFET Tec...
A Low Power High Bandwidth Four Quadrant Analog Multiplier in 32 NM CNFET Tec...VLSICS Design
 
High Performance and Low power VLSI CMOS Circuit Designs using ONOFIC Approach
High Performance and Low power VLSI CMOS Circuit Designs using ONOFIC Approach High Performance and Low power VLSI CMOS Circuit Designs using ONOFIC Approach
High Performance and Low power VLSI CMOS Circuit Designs using ONOFIC Approach IJERA Editor
 

Similar to Segmentation of Overlapped and Touching Human Chromosome images (20)

Design and analysis of cntfet based d flip flop
Design and analysis of cntfet based d flip flopDesign and analysis of cntfet based d flip flop
Design and analysis of cntfet based d flip flop
 
Design and analysis of cntfet based d flip flop
Design and analysis of cntfet based d flip flopDesign and analysis of cntfet based d flip flop
Design and analysis of cntfet based d flip flop
 
Analysis of FinFET based Low Power SRAM Cell
Analysis of FinFET based Low Power SRAM CellAnalysis of FinFET based Low Power SRAM Cell
Analysis of FinFET based Low Power SRAM Cell
 
A Noise Tolerant and Low Power Dynamic Logic Circuit Using Finfet Technology
A Noise Tolerant and Low Power Dynamic Logic Circuit Using Finfet TechnologyA Noise Tolerant and Low Power Dynamic Logic Circuit Using Finfet Technology
A Noise Tolerant and Low Power Dynamic Logic Circuit Using Finfet Technology
 
Analysis of FinFET and CNTFET based HybridCMOS Full Adder Circuit
Analysis of FinFET and CNTFET based HybridCMOS Full Adder CircuitAnalysis of FinFET and CNTFET based HybridCMOS Full Adder Circuit
Analysis of FinFET and CNTFET based HybridCMOS Full Adder Circuit
 
Kg3418451855
Kg3418451855Kg3418451855
Kg3418451855
 
A Low power and area efficient CLA adder design using Full swing GDI technique
A Low power and area efficient CLA adder design using Full swing GDI techniqueA Low power and area efficient CLA adder design using Full swing GDI technique
A Low power and area efficient CLA adder design using Full swing GDI technique
 
Fin Fet Technology by SAMRA
Fin Fet  Technology by SAMRAFin Fet  Technology by SAMRA
Fin Fet Technology by SAMRA
 
IMPACT OF DEVICE PARAMETERS OF TRIPLE GATE SOI-FINFET ON THE PERFORMANCE OF C...
IMPACT OF DEVICE PARAMETERS OF TRIPLE GATE SOI-FINFET ON THE PERFORMANCE OF C...IMPACT OF DEVICE PARAMETERS OF TRIPLE GATE SOI-FINFET ON THE PERFORMANCE OF C...
IMPACT OF DEVICE PARAMETERS OF TRIPLE GATE SOI-FINFET ON THE PERFORMANCE OF C...
 
A Survey on Architectural Modifications for Improving Performances of Devices...
A Survey on Architectural Modifications for Improving Performances of Devices...A Survey on Architectural Modifications for Improving Performances of Devices...
A Survey on Architectural Modifications for Improving Performances of Devices...
 
C42042729
C42042729C42042729
C42042729
 
FINfet.pptx
FINfet.pptxFINfet.pptx
FINfet.pptx
 
Group 1_FinFET Final.pptx
Group 1_FinFET Final.pptxGroup 1_FinFET Final.pptx
Group 1_FinFET Final.pptx
 
Area Efficient Pulsed Clocks & Pulsed Latches on Shift Register Tanner
Area Efficient Pulsed Clocks & Pulsed Latches on Shift Register TannerArea Efficient Pulsed Clocks & Pulsed Latches on Shift Register Tanner
Area Efficient Pulsed Clocks & Pulsed Latches on Shift Register Tanner
 
HIGH SPEED MULTIPLE VALUED LOGIC FULL ADDER USING CARBON NANO TUBE FIELD EFFE...
HIGH SPEED MULTIPLE VALUED LOGIC FULL ADDER USING CARBON NANO TUBE FIELD EFFE...HIGH SPEED MULTIPLE VALUED LOGIC FULL ADDER USING CARBON NANO TUBE FIELD EFFE...
HIGH SPEED MULTIPLE VALUED LOGIC FULL ADDER USING CARBON NANO TUBE FIELD EFFE...
 
Extremely Low Power FIR Filter for a Smart Dust Sensor Module
Extremely Low Power FIR Filter for a Smart Dust Sensor ModuleExtremely Low Power FIR Filter for a Smart Dust Sensor Module
Extremely Low Power FIR Filter for a Smart Dust Sensor Module
 
Physical Scaling Limits of FinFET Structure: A Simulation Study
Physical Scaling Limits of FinFET Structure: A Simulation StudyPhysical Scaling Limits of FinFET Structure: A Simulation Study
Physical Scaling Limits of FinFET Structure: A Simulation Study
 
Physical Scaling Limits of FinFET Structure: A Simulation Study
Physical Scaling Limits of FinFET Structure: A Simulation StudyPhysical Scaling Limits of FinFET Structure: A Simulation Study
Physical Scaling Limits of FinFET Structure: A Simulation Study
 
A Low Power High Bandwidth Four Quadrant Analog Multiplier in 32 NM CNFET Tec...
A Low Power High Bandwidth Four Quadrant Analog Multiplier in 32 NM CNFET Tec...A Low Power High Bandwidth Four Quadrant Analog Multiplier in 32 NM CNFET Tec...
A Low Power High Bandwidth Four Quadrant Analog Multiplier in 32 NM CNFET Tec...
 
High Performance and Low power VLSI CMOS Circuit Designs using ONOFIC Approach
High Performance and Low power VLSI CMOS Circuit Designs using ONOFIC Approach High Performance and Low power VLSI CMOS Circuit Designs using ONOFIC Approach
High Performance and Low power VLSI CMOS Circuit Designs using ONOFIC Approach
 

More from IOSR Journals (20)

A011140104
A011140104A011140104
A011140104
 
M0111397100
M0111397100M0111397100
M0111397100
 
L011138596
L011138596L011138596
L011138596
 
K011138084
K011138084K011138084
K011138084
 
J011137479
J011137479J011137479
J011137479
 
I011136673
I011136673I011136673
I011136673
 
G011134454
G011134454G011134454
G011134454
 
H011135565
H011135565H011135565
H011135565
 
F011134043
F011134043F011134043
F011134043
 
E011133639
E011133639E011133639
E011133639
 
D011132635
D011132635D011132635
D011132635
 
C011131925
C011131925C011131925
C011131925
 
B011130918
B011130918B011130918
B011130918
 
A011130108
A011130108A011130108
A011130108
 
I011125160
I011125160I011125160
I011125160
 
H011124050
H011124050H011124050
H011124050
 
G011123539
G011123539G011123539
G011123539
 
F011123134
F011123134F011123134
F011123134
 
E011122530
E011122530E011122530
E011122530
 
D011121524
D011121524D011121524
D011121524
 

Recently uploaded

Sales & Marketing Alignment: How to Synergize for Success
Sales & Marketing Alignment: How to Synergize for SuccessSales & Marketing Alignment: How to Synergize for Success
Sales & Marketing Alignment: How to Synergize for SuccessAggregage
 
VIP Call Girls In Saharaganj ( Lucknow ) 🔝 8923113531 🔝 Cash Payment (COD) 👒
VIP Call Girls In Saharaganj ( Lucknow  ) 🔝 8923113531 🔝  Cash Payment (COD) 👒VIP Call Girls In Saharaganj ( Lucknow  ) 🔝 8923113531 🔝  Cash Payment (COD) 👒
VIP Call Girls In Saharaganj ( Lucknow ) 🔝 8923113531 🔝 Cash Payment (COD) 👒anilsa9823
 
Progress Report - Oracle Database Analyst Summit
Progress  Report - Oracle Database Analyst SummitProgress  Report - Oracle Database Analyst Summit
Progress Report - Oracle Database Analyst SummitHolger Mueller
 
7.pdf This presentation captures many uses and the significance of the number...
7.pdf This presentation captures many uses and the significance of the number...7.pdf This presentation captures many uses and the significance of the number...
7.pdf This presentation captures many uses and the significance of the number...Paul Menig
 
Event mailer assignment progress report .pdf
Event mailer assignment progress report .pdfEvent mailer assignment progress report .pdf
Event mailer assignment progress report .pdftbatkhuu1
 
Unlocking the Secrets of Affiliate Marketing.pdf
Unlocking the Secrets of Affiliate Marketing.pdfUnlocking the Secrets of Affiliate Marketing.pdf
Unlocking the Secrets of Affiliate Marketing.pdfOnline Income Engine
 
Creating Low-Code Loan Applications using the Trisotech Mortgage Feature Set
Creating Low-Code Loan Applications using the Trisotech Mortgage Feature SetCreating Low-Code Loan Applications using the Trisotech Mortgage Feature Set
Creating Low-Code Loan Applications using the Trisotech Mortgage Feature SetDenis Gagné
 
GD Birla and his contribution in management
GD Birla and his contribution in managementGD Birla and his contribution in management
GD Birla and his contribution in managementchhavia330
 
Regression analysis: Simple Linear Regression Multiple Linear Regression
Regression analysis:  Simple Linear Regression Multiple Linear RegressionRegression analysis:  Simple Linear Regression Multiple Linear Regression
Regression analysis: Simple Linear Regression Multiple Linear RegressionRavindra Nath Shukla
 
Best VIP Call Girls Noida Sector 40 Call Me: 8448380779
Best VIP Call Girls Noida Sector 40 Call Me: 8448380779Best VIP Call Girls Noida Sector 40 Call Me: 8448380779
Best VIP Call Girls Noida Sector 40 Call Me: 8448380779Delhi Call girls
 
0183760ssssssssssssssssssssssssssss00101011 (27).pdf
0183760ssssssssssssssssssssssssssss00101011 (27).pdf0183760ssssssssssssssssssssssssssss00101011 (27).pdf
0183760ssssssssssssssssssssssssssss00101011 (27).pdfRenandantas16
 
KYC-Verified Accounts: Helping Companies Handle Challenging Regulatory Enviro...
KYC-Verified Accounts: Helping Companies Handle Challenging Regulatory Enviro...KYC-Verified Accounts: Helping Companies Handle Challenging Regulatory Enviro...
KYC-Verified Accounts: Helping Companies Handle Challenging Regulatory Enviro...Any kyc Account
 
Call Girls in Gomti Nagar - 7388211116 - With room Service
Call Girls in Gomti Nagar - 7388211116  - With room ServiceCall Girls in Gomti Nagar - 7388211116  - With room Service
Call Girls in Gomti Nagar - 7388211116 - With room Servicediscovermytutordmt
 
Best Basmati Rice Manufacturers in India
Best Basmati Rice Manufacturers in IndiaBest Basmati Rice Manufacturers in India
Best Basmati Rice Manufacturers in IndiaShree Krishna Exports
 
Pharma Works Profile of Karan Communications
Pharma Works Profile of Karan CommunicationsPharma Works Profile of Karan Communications
Pharma Works Profile of Karan Communicationskarancommunications
 
The Coffee Bean & Tea Leaf(CBTL), Business strategy case study
The Coffee Bean & Tea Leaf(CBTL), Business strategy case studyThe Coffee Bean & Tea Leaf(CBTL), Business strategy case study
The Coffee Bean & Tea Leaf(CBTL), Business strategy case studyEthan lee
 
Mysore Call Girls 8617370543 WhatsApp Number 24x7 Best Services
Mysore Call Girls 8617370543 WhatsApp Number 24x7 Best ServicesMysore Call Girls 8617370543 WhatsApp Number 24x7 Best Services
Mysore Call Girls 8617370543 WhatsApp Number 24x7 Best ServicesDipal Arora
 
A DAY IN THE LIFE OF A SALESMAN / WOMAN
A DAY IN THE LIFE OF A  SALESMAN / WOMANA DAY IN THE LIFE OF A  SALESMAN / WOMAN
A DAY IN THE LIFE OF A SALESMAN / WOMANIlamathiKannappan
 
Call Girls Pune Just Call 9907093804 Top Class Call Girl Service Available
Call Girls Pune Just Call 9907093804 Top Class Call Girl Service AvailableCall Girls Pune Just Call 9907093804 Top Class Call Girl Service Available
Call Girls Pune Just Call 9907093804 Top Class Call Girl Service AvailableDipal Arora
 

Recently uploaded (20)

Sales & Marketing Alignment: How to Synergize for Success
Sales & Marketing Alignment: How to Synergize for SuccessSales & Marketing Alignment: How to Synergize for Success
Sales & Marketing Alignment: How to Synergize for Success
 
VIP Call Girls In Saharaganj ( Lucknow ) 🔝 8923113531 🔝 Cash Payment (COD) 👒
VIP Call Girls In Saharaganj ( Lucknow  ) 🔝 8923113531 🔝  Cash Payment (COD) 👒VIP Call Girls In Saharaganj ( Lucknow  ) 🔝 8923113531 🔝  Cash Payment (COD) 👒
VIP Call Girls In Saharaganj ( Lucknow ) 🔝 8923113531 🔝 Cash Payment (COD) 👒
 
Progress Report - Oracle Database Analyst Summit
Progress  Report - Oracle Database Analyst SummitProgress  Report - Oracle Database Analyst Summit
Progress Report - Oracle Database Analyst Summit
 
7.pdf This presentation captures many uses and the significance of the number...
7.pdf This presentation captures many uses and the significance of the number...7.pdf This presentation captures many uses and the significance of the number...
7.pdf This presentation captures many uses and the significance of the number...
 
Event mailer assignment progress report .pdf
Event mailer assignment progress report .pdfEvent mailer assignment progress report .pdf
Event mailer assignment progress report .pdf
 
Unlocking the Secrets of Affiliate Marketing.pdf
Unlocking the Secrets of Affiliate Marketing.pdfUnlocking the Secrets of Affiliate Marketing.pdf
Unlocking the Secrets of Affiliate Marketing.pdf
 
Creating Low-Code Loan Applications using the Trisotech Mortgage Feature Set
Creating Low-Code Loan Applications using the Trisotech Mortgage Feature SetCreating Low-Code Loan Applications using the Trisotech Mortgage Feature Set
Creating Low-Code Loan Applications using the Trisotech Mortgage Feature Set
 
GD Birla and his contribution in management
GD Birla and his contribution in managementGD Birla and his contribution in management
GD Birla and his contribution in management
 
Regression analysis: Simple Linear Regression Multiple Linear Regression
Regression analysis:  Simple Linear Regression Multiple Linear RegressionRegression analysis:  Simple Linear Regression Multiple Linear Regression
Regression analysis: Simple Linear Regression Multiple Linear Regression
 
Best VIP Call Girls Noida Sector 40 Call Me: 8448380779
Best VIP Call Girls Noida Sector 40 Call Me: 8448380779Best VIP Call Girls Noida Sector 40 Call Me: 8448380779
Best VIP Call Girls Noida Sector 40 Call Me: 8448380779
 
0183760ssssssssssssssssssssssssssss00101011 (27).pdf
0183760ssssssssssssssssssssssssssss00101011 (27).pdf0183760ssssssssssssssssssssssssssss00101011 (27).pdf
0183760ssssssssssssssssssssssssssss00101011 (27).pdf
 
KYC-Verified Accounts: Helping Companies Handle Challenging Regulatory Enviro...
KYC-Verified Accounts: Helping Companies Handle Challenging Regulatory Enviro...KYC-Verified Accounts: Helping Companies Handle Challenging Regulatory Enviro...
KYC-Verified Accounts: Helping Companies Handle Challenging Regulatory Enviro...
 
Nepali Escort Girl Kakori \ 9548273370 Indian Call Girls Service Lucknow â‚ą,9517
Nepali Escort Girl Kakori \ 9548273370 Indian Call Girls Service Lucknow â‚ą,9517Nepali Escort Girl Kakori \ 9548273370 Indian Call Girls Service Lucknow â‚ą,9517
Nepali Escort Girl Kakori \ 9548273370 Indian Call Girls Service Lucknow â‚ą,9517
 
Call Girls in Gomti Nagar - 7388211116 - With room Service
Call Girls in Gomti Nagar - 7388211116  - With room ServiceCall Girls in Gomti Nagar - 7388211116  - With room Service
Call Girls in Gomti Nagar - 7388211116 - With room Service
 
Best Basmati Rice Manufacturers in India
Best Basmati Rice Manufacturers in IndiaBest Basmati Rice Manufacturers in India
Best Basmati Rice Manufacturers in India
 
Pharma Works Profile of Karan Communications
Pharma Works Profile of Karan CommunicationsPharma Works Profile of Karan Communications
Pharma Works Profile of Karan Communications
 
The Coffee Bean & Tea Leaf(CBTL), Business strategy case study
The Coffee Bean & Tea Leaf(CBTL), Business strategy case studyThe Coffee Bean & Tea Leaf(CBTL), Business strategy case study
The Coffee Bean & Tea Leaf(CBTL), Business strategy case study
 
Mysore Call Girls 8617370543 WhatsApp Number 24x7 Best Services
Mysore Call Girls 8617370543 WhatsApp Number 24x7 Best ServicesMysore Call Girls 8617370543 WhatsApp Number 24x7 Best Services
Mysore Call Girls 8617370543 WhatsApp Number 24x7 Best Services
 
A DAY IN THE LIFE OF A SALESMAN / WOMAN
A DAY IN THE LIFE OF A  SALESMAN / WOMANA DAY IN THE LIFE OF A  SALESMAN / WOMAN
A DAY IN THE LIFE OF A SALESMAN / WOMAN
 
Call Girls Pune Just Call 9907093804 Top Class Call Girl Service Available
Call Girls Pune Just Call 9907093804 Top Class Call Girl Service AvailableCall Girls Pune Just Call 9907093804 Top Class Call Girl Service Available
Call Girls Pune Just Call 9907093804 Top Class Call Girl Service Available
 

Segmentation of Overlapped and Touching Human Chromosome images

  • 1. IOSR Journal of VLSI and Signal Processing (IOSR-JVSP) e-ISSN: 2319 – 4200, p-ISSN No. : 2319 – 4197 Volume 1, Issue 6 (Mar. - Apr 2013), PP 01-06 www.iosrjournals.org www.iosrjournals.org 1 | Page Design and Analysis of Johnson Counter Using Finfet Technology Myneni Jahnavi1 , S.Asha Latha2 , T.Ravi3 , E.Logashanmugam4 1 (M.Tech-VLSI design ,Department of ECE, Sathyabama University, Chennai -119,India) 2 (Asst.Professor, Department of ECE, Sathyabama University, Chennai -119, India) 3 (Asst.Professor, Department of ECE, Sathyabama University, Chennai -119, India) 4 (Professor & Head, Department of ECE, Sathyabama University, Chennai -119, India) Abstract : Conventional CMOS technology's performance deteriorates due to increased short channel effects. Double-gate (DG) FinFETs has better short channel effects performance compared to the conventional CMOS and stimulates technology scaling. The main drawback of using CMOS transistors are high power consumption and high leakage current. Fin-type field-effect transistors (FinFETs) are promising substitutes for bulk CMOS in nano- scale circuits.FinFET, which is a double-gate field effect transistor (DGFET), is more versatile than traditional single-gate field effect transistors because it has two gates that can be controlled independently. Usually, the second gate of FinFET transistors is used to dynamically control the threshold voltage of the first gate in order to improve the performance and reduce leakage power. In this paper, we proposes a synchronous johnson counter by using FinFET Technology.FinFET logic implementation has significant advantages over static CMOS logic in terms of power consumption. The proposed counter was fabricated in 16nm FinFET technology in HSPICE. Keywords – CMOS, Scaling, FinFET, Low Power Design, SET I. Introduction Steady miniaturization of transistors with each new generation of bulk CMOS technology has yielded continual improvement in the performance of digital circuits.In the case of non portable devices, power consumption is also very important because of the increased in packaging density and cooling costs as well as potential reliability problems. Thus, power efficiency has increased importance, to meet the performance requirements of VLSI.The scaling of bulk CMOS, in fact faces significant challenges in the future due to fundamental material and process technology limits [1].Short channel effects such as sub-threshold and gate- dielectric leakages in conventional CMOS devices are primary limiters for scaling. Novel device architectures are therefore, necessary to continue reaping the benefits of scaling to very short gate lengths beyond 10nm. Double-gate CMOS (DGCMOS) devices offer an attractive alternative to other structures such as ultra-thin body (UTB) or conventional bulk CMOS in terms of performance and control of short-channel effects. The emergence of FinFET provides a promising solution. FinFET, a double-gate device in which a second gate is added opposite to the traditional (first) gate, has long been recognized for its potential to better control short-channel effects.The additional back gate of FinFETs gives circuit designers many options. It can serve as a secondary gate that enhances the performance of the front (first) gate. For example, if the front gate voltage is VDD (transistor is ON) the back gate can be biased to VDD to provide bigger current drive, which reduces transistor delay. If the front gate voltage is 0 (transistor is OFF), the back gate can be biased to 0, which raises the threshold voltage of the front gate and reduces the leakage current. This can be achieved by simply tying the front gate and the back gate together[3]. Fin-FETs are predicted as one of the best possible candidates to replace the bulk MOSFETs beyond 32nm regime due to their improved subthreshold slope, reduced leakage current, better short-channel performance, and Compatible process flow with existing CMOS technologies.It has been shown that such a device has a very high potential for analog applications due to its high value of early voltage and, hence, a large intrinsic gain [4]. II. FinFET Structure Double-gate devices have been used in a variety of innovative ways in digital and analog circuit designs. DG devices with independent gates (separate contacts to back and front gates) have been recently developed. In the context of digital logic design, the ability to independently control the two gates of a DG-FET has been utilized chiefly in two ways: by merging pairs of parallel transistors to reduce circuit area and capacitance, and the next way through the use of a back-gate voltage bias to modulate transistor threshold voltage. A parallel transistor pair consists of two transistors with their source and drain terminals tied together. In Double-gate (DG) FinFETs, the second gate is added opposite the traditional (first) gate, which have been recognized for their potential to better control short-channel effects (SCEs) and as well as to control leakage current.The structure of the FinFET is shown in the Fig.1.
  • 2. Design And Analysis Of Johnson Counter Using Finfet Technology www.iosrjournals.org 2 | Page Fig 1.FINFET Structure The two gates for FinFETs provide effective control of the short-channel effects without aggressively scaling down the gate-oxide thickness and increasing the channel doping density. The separate biasing in DG device easily provides multiple threshold voltages. It can also be exploited to reduce the number of transistors for implementing logic functions [5]. Fig 2. FinFET manufacturing process flow 1.1 Process Flow The process flow is summarized in Figure 2. It involves the following basic steps: (i) Etching of Si fins out of the silicon layer of an SOI wafer, (ii) Gate formation around the fin, forming the front and back gates and (iii) spacer formation followed by S/D implantation. As we can see from Figure 1, the height of the silicon fin defines the transistor width. The thickness of the fin,on the other hand, defines the control of the back gate on the channel and hence the short channel behavior of the device.Silicon films on SOI wafers are used to define the fins and hence,the height of the fin is effectively constant for all transistors [2]. 1.2 Device-Width Quantization Each fin provides 2H of device width, where H is the height of the fin. The size of each fin also determines the increments in device widths available to the circuit designer. In planar devices, the device width quanta are dictated by the grid step size in the design database employed. This relatively unconstrained selection of device width allows designers to choose appropriate ratios of N-MOSFET and P-MOSFETdevices to achieve desired tradeoffs in performance, power, and robustness. Owing to the quantization constraint, it is much more difficult to achieve the required beta ratios in FinFETs [2].
  • 3. Design And Analysis Of Johnson Counter Using Finfet Technology www.iosrjournals.org 3 | Page III. SET D Flip flop The proposed SET D flip-flop is illustrated in figure 3. When the clock is high, CLK signal is at logic level high and CLKB is at logic level low. In this state, the Master latch consisting of one pass transistor PT1 and inverter I1 is functional and the inverse of data at input D is stored to an intermediate node. When the clock is at logic level low, CLK signal is at logic level low and CLKB is at logic level high. In this state, the Slave latch consisting of pass transistor PT2 and a regenerative feedback loop consists of one pass transistor PT3 becomes functional and produces Q and QB after two inversions.The flip-flop as shown above in figure 3 is a negative edge triggered SETFF. Fig 3.SG-FINFET SET D Flip flop implementation The regenerative feedback loop that used in the design advantageously serves as even if the clock is stopped (permanently grounded) the proposed circuit is able to maintain the logic levels at Q and QB which proves the fact that the proposed SET is static in nature. The main advantage of the circuit is the reduced transistor count, which is only nine that is less than existing flip flop.So power is also reduced merely. Hence, it can be used to increase the chip density while maintaining a lower manufacturing cost at the same time. Moreover, the circuit can be made to function dynamically by merely removing the pass transistor from the regenerative feedback loop of the proposed design with only eight transistors. Since, we have used only N type FINFET transistors in the forward path, the design can be suitably used for high frequency applications and is easily portable to lower technologies. IV. Design of Johnson Counter Counters are usually suffer problem of power consumption because they are designed with conventional D,T or JK flip flops. They are not only increase power consumption but also design complexity is more. By choosing the flip flop with low power consumption makes the design power efficient. The johnson counter consists of four stages of cascaded D registers. The D register design has been implemented using CMOS inverter and two D latch with one clock and one input. Since it is synchronous counter clock input is applied to all flip flops simultaneously. A Johnson counter or switch tail ring counter, is a counter, where the inverted output from the last flip flop is fed back as an input to the first flip flop. Johnson counter, whose sequence length is equal to twice the length of the d flip flops in the counter. These counters find different applications like decoding, phase waveform generation etc. They can be implemented easily using D- or JK-type flip-flops. The 4 bit synchronous Johnson counter i.e shown in figure 2 is designed by using four SET D flip flops represented in figure 1 and figure 2. Fig 4.Johnson counter
  • 4. Design And Analysis Of Johnson Counter Using Finfet Technology www.iosrjournals.org 4 | Page In this counter, inversion of Q is fed back to input D causes the counter to "count" in a different way. Generally 4-bit Johnson counter passes four logic 0s and then four logic 1s thereby producing an 8-bit sequence pattern i.e., 1000, 1100, 1110, 1111, 0111, 0011, 0001, 0000 and this is shown in the following table1 below. Table1. Truth Table for a 4-bit Johnson Counter Clock Pulse No FFA FFB FFC FFD 0 0 0 0 0 1 1 0 0 0 2 1 1 0 0 3 1 1 1 0 4 1 1 1 1 5 0 1 1 1 6 0 0 1 1 7 0 0 0 1 To enable the counter according to desired Sequence shown in table 1, first it is necessary to clear all the flipflops.Initially QD is „0 and QDbar is „1‟.The first clock shifts three 0s from (QA QB QC) to the right into (QB QC QD).After three clock pulses we have all 1s.So the output of last flip flop i.e QD is „1‟ and QDbar is „0‟.Thus we start shifting 1s to that right, replacing the zeros. Because of implementing the Johnson counter with proposed SET D Flip flop the power consumption is substantially reduced, the comparison results shown in section V. V. Simulation Results The design is implemented using HSPICE and the circuits are simulated using 16nm technology. The waveform of the SET DFF and Johnson counter using SET DFF are shown in fig 5 and fig 6. Fig 5. SG-Finfet SET D Flip flop Fig 6.Johnson counter
  • 5. Design And Analysis Of Johnson Counter Using Finfet Technology www.iosrjournals.org 5 | Page Table 2.Comparison Table Design Parameters No of Transistors Avg Power (µW) Operating Frequency Operating Voltage Flip flop 500MHz 0.85V 9 0.065 Counter 500MHz 0.85V 60 0.201 VI. Conclusion This paper concludes that synchronous Johnson counter is implemented by FINFET 16nm technology using HSPICE . FinFET not only has superior performance over bulk silicon MOSFET, but also it is novel technology over bulk silicon MOSFET as the dominant transistor choice for sub micron technology. FinFET is equivalent to two MOSFETs operating in parallel. FinFET logic circuits achieve significant area and power reduction without transistor scaling. References [1] Anish Muttreja, Niket Agarwal and Niraj K. Jha,Dept. Of Electrical Engineering, Princeton University, Princeton, NJ 08544“CMOS Logic Design with Independent-gate FinFETs”. [2] Farhana Sheikh, Vidya Varadarajan, “The Impact of Device-Width Quantization on Digital Circuit Design Using FinFET Structures”, EE 241 SPRING 2004. [3] Michael C. Wang , “Independent Gate FinFET Circuit Design Methodology”, IAENG International Journal of Computer Science, 37:1, IJCS_37_1_06. [4] Varun P. Gopi and V. Sureshbabu,”Independently driven double gate FinFET scalable to 10nm” , 10th National Conference on Technological Trends (NCTT09) Nov2009. [5] Nirmal,Vijaya kumar, Samjabaraj, Nirmal et al, ,” Nand gate using finfet for nanoscale technology”, International Journal of Engineering Science and Technology Vol. 2(5), 2010, 1351-1358”. [6] Imran Ahmed Khan,Mizra Tariq Beg,”Comparitive analysis of low power master slave single edge triggered flip flops”,World applied sciences journal 16(special issue on recent trends on VLSI Design) 15-21,2012 [7] V Narendar,Wanjul Dattatray,R Sanjeev Rai,R. A.Mishra,” Design of High-performance Digital Logic Circuits based on FinFET Technology”, International Journal of Computer Applications (0975 – 8887) Volume 4,1– No.20, March 2012. [8] Michael C. Wang, Low Power, Area Efficient FinFET Circuit Design, Proceedings of the World Congress of Engineering and Computer Science 2009 Vol I,WCECS 2009, October 20-22, 2009, San Francisco, USA. [9] Sherif A.Tawfik, VolkanKursun, “FinFET domino logic with independent gate keepers”, Microelectronics Journal. [10] Vladimir Stojanovic,Vojin G.Oklobdzija,”Comparitive analysis of master-slave latches and flip flops for high performance and low power systems”,IEEE Journal of Solid state circuits,vol 34,no.4,APRIL. [11] Simmy Hirkaney, Sandip Nemade, Vikash Gupta “Power Efficient Design of counter on 0.12 micron technology”. [12] Manoj sharma, Dr Arti Noor SoE, ,Shatish Chandra, Tiwari,Kunwar Singh,”An Area and Power Efficient design of Single Edge Triggered D-Flip Flop”, 2009 International Conference on Advances in Recent Technologies in Communication and Computing. [13] Yu-Min Kuo,Shih-Hung Weng Shih-Chieh Chang , “A Novel Sequential Circuit Optimization with Clock Gating Logic”. [14] Abhilasha.K.G.Sharma,Tripti Sharma,Prof.B.P.Singh,”Optimum design of D Latch for low power applications”,IOSR Journal of Engineering,Apr 2012,vol 2(4) [15] Kunwar Singh,Satish Chandra, Tiwari Maneesha Gupta, “A High Performance FlipFlop for Low Power Low Voltage Systems” ,978-1-4673-0126-8/11/$26.00_c 2011, IEEE. M.Jahnavi was born in Vijayawada on 3rd June 1989. She received his Bachelor Degree in Electronics and Instrumentation Engineering, from JNTU University, Kakinada, Andhra Pradesh.,India in the year 2010. Currently she is doing M.TECH., VLSI DESIGN in Sathyabama University,Chennai,Tamil Nadu,India. S.Asha Latha was born in Chennai, Tamilnadu, India in 1983. She received her Bachelor Degree in Electrical and Communication Engineering from Bharathidasan University in the year 2004, Master Degree in VLSI DESIGN from Bharath Institute of Higher Education & Research Deemed University in the year 2006. Currently she is doing Ph.D in Sathyabama University. she is working as Assistant Professor in Department of ECE in Sathyabama University. Her interested areas of research are Wireless Sensor Networks, Cryptography, Nano Electronics, VLSI Design.
  • 6. Design And Analysis Of Johnson Counter Using Finfet Technology www.iosrjournals.org 6 | Page T.Ravi was born in Namakkal, Tamilnadu, India in 1978. He received his Bachelor Degree in Electrical and Electronics Engineering from Madurai Kamaraj University in the year 2001, Master Degree in Applied Electronics from Sathyabama Deemed University in the year 2004. Currently he is doing Ph.D in Sathyabama University. He is working as Assistant Professor in Department of ECE in Sathyabama University. His interested areas of research are Nano Electronics, VLSI Design, Low Power VLSI Design and Mixed Signal circuits. He has Research publications in National / International Journals /Conferences. He is a member of VLSI Society of India. Dr.E.Logashanmugam was born in Madurai, Tamilnadu, India in 1969. He received his Bachelor Degree in Electronics and Communication Engineering from Madurai Kamaraj University in the year 1991, Master Degree in Electronics Engineering from Anna University, Chennai in the year 2001 and Ph.D., from Sathyabama University, Chennai, in the year 2009. His interested areas of research are VLSI Design, Nano Electronics, Image Processing and Cryptography. He has 60 Research publications in National / International Journals / Conferences to his credit. He has 22 years of experience in teaching and presently working as Head of Department , ECE, Sathyabama University, Chennai, Tamilnadu, India. He is a member of ISTE and IEEE.